3.3V LVDS 1:4 Clock Fanout Buffer
AK8181G
Preliminary
3.3V LVDS 1:4 Clock Fanout Buffer
AK8181G
Features
Four differential 3.3V LVDS outputs Selectable...
Description
AK8181G
Preliminary
3.3V LVDS 1:4 Clock Fanout Buffer
AK8181G
Features
Four differential 3.3V LVDS outputs Selectable two LVCMOS/LVTTL clock inputs Clock output frequency up to 650MHz Translates LVCMOS/LVTTL input signals to LVDS levels Output skew : 30ps (maximum) Part-to-part skew : 500ps (maximum) Propagation delay : 2.2ns (maximum) Additive phase jitter(RMS): 0.1ps (typical) Operating Temperature Range: -40 to +85℃ Package: 20-pin TSSOP (Pb free) Pin compatible with ICS8545I
Description
The AK8181G is a member of AKM’s LVDS clock fanout buffer family designed for telecom, networking and computer applications, requiring a range of clocks with high performance and low skew. The AK8181G distributes 4 buffered clocks. AK8181G are derived from AKM’s long-termexperienced clock device technology, and enable clock output to perform low skew. The AK8181G is available in a 20-pin TSSOP package.
Block Diagram
draft-E-01 -1-
Feb-2013
http://www.Datasheet4U.com
AK8181G
Pin Descriptions
Package: 20-Pin TSSOP(Top View)
Pin No. 1 Pin Name VSS Pin Type PWR Pullup down --Negative power supply Synchronizing clock output enable (LVCMOS/LVTTL) Pin is connected to VDD by internal resistor. (typ. 51kΩ High (Open): clock outputs follow clock input. Low: Q outputs are forced low, Qn outputs are forced high. CLK Select Input (LVCMOS/LVTTL) Pin is connected to VSS by internal resistor. (typ. 51kΩ High: selects CLK2 input Low (Open): selects CLK1 input 4 5 6 7 8 9 10 11, 12 13 14, 15 16,...
Similar Datasheet