DatasheetsPDF.com

ICS8344I

Integrated Circuit Systems

1-TO-24 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER

Integrated Circuit Systems, Inc. ICS8344I LOW SKEW, 1-TO-24 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER FEATURES • 24 LVCMOS o...


Integrated Circuit Systems

ICS8344I

File Download Download ICS8344I Datasheet


Description
Integrated Circuit Systems, Inc. ICS8344I LOW SKEW, 1-TO-24 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER FEATURES 24 LVCMOS outputs, 7Ω typical output impedance 2 selectable differential clock input pairs for redundant clock applications CLKx, nCLKx pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL Maximum output frequency up to 100MHz Translates any single-ended input signal to LVCMOS with resistor bias on nCLK input Multiple output enable pins for disabling unused outputs in reduced fanout applications Output skew: 275ps (maximum) Part-to-part skew: 600ps (maximum) Bank skew: 150ps (maximum) 3.3V, 2.5V or mixed 3.3V, 2.5V operating supply modes -40°C to 85°C ambient operating temperature GENERAL DESCRIPTION The ICS8344I is a low voltage, low skew fanout buffer and a member of the HiPerClockS™ HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8344I has two selectable clock inputs. The CLK0, nCLK0 and CLK1, nCLK1 pairs can accept most standard differential input levels. The ICS8344I is designed to translate any differential signal levels to LVCMOS levels. The low impedance LVCMOS outputs are designed to drive 50Ω series or parallel terminated transwww.DataSheet4U.com mission lines. The effective fanout can be increased to 48 by utilizing the ability of the outputs to drive two series terminated lines. Redundant clock applications can make use of the dual clock input. The dual clock inputs also faci...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)