Document
www.DataSheet4U.com
STLVD112
HIGH SPEED PROTECTION SWITCH
s s s
s s
24mA CMOS OUTPUT DRIVE CURRENT LVTTL INPUT THRESHOLDS CONTROLLED SKEW BETWEEN DATA AND CLOCK SIGNALS LVDS INPUT-OUTPUT UP TO 155 MHZ IMPROVED LATCH-UP IMMUNITY UP TO 300mA
DESCRIPTION The STLVD112 is a low voltage differential to LVTTL signal converter with enhanced loop-back and crosspoint features. The synchronous design allows a phase alignment between a clock and its data; this means a better BER (Bit Error Rate) performance. The advanced 0.35µm technology makes the STLVD112 suitable for data rates up to 200Mbit. The main application field is SDH/SONET telecom infrastructure. The STLVD112 flexible switch architecture makes it easy to implement multiple protection schemes in STM1 access systems. Thanks to the flexible multiplexing allowed, it becomes simple to redirect the data/clock signal coming from the faulty access card to the spare card. In normal mode the STLVD112 converts the differential data levels of the LVDS and related ORDERING CODES
Type STLVD112BTR STLVD112CTR Temperature Range -40 to 85 °C 0 to 70 °C Package
TSSOP
clock signal from (to) the line interface in LVTTL level signals to (from) the backpanel. In addition the switch functions prevent the equipment from line interface faults. In fact, it is possible to switch the signals coming from a different line interface to the local line interface or the signals from the local line interface to a different line interface.
Comments 1000 parts per reel 1000 parts per reel
TSSOP48 (Tape & Reel) TSSOP48 (Tape & Reel)
April 2003
1/11
STLVD112
PIN CONFIGURATION
2/11
STLVD112
PIN DESCRIPTION
PlN N° 1, 6, 14, 22 2 3 4, 9, 13, 17, 21, 25, 36, 44, 48 5 7 8 10, 18, 31, 38 11 12 15 16 19 20 23 24 26, 30, 37, 43 27 28 29 32 33 34 35 39 40 41 42 45 46 47 SYMBOL VS1 CKsp_in DATAsp_in GND LOSch CKsp_out DATAsp_out VS2 CKch_in DATAch_in CKprev_in DATAprev_in CKch_out DATAch_out CKprev_out DATAprev_out N.C. Kloop_sp Kloop_I Ki DATAinB DATAinA CKinB CKinA CKoutB CKoutA DATAoutB DATAoutA LOSsp LOSi LOSprev NAME AND FUNCTION Main Power Supply LVTTL Clock Input LVTTL Data Input Ground Control Output LVTTL Clock Output LVTTL Data Output Second Power Supply LVTTL Clock Input LVTTL Data Input LVTTL Clock Input LVTTL Data Input LVTTL Clock Output LVTTL Data Output LVTTL Clock Output LVTTL Data Output Not Connected Control Input Control Input Control Input LVDS Data Input LVDS Data Input + LVDS Clock Input LVDS Clock Input + LVDS Clock Output LVDS Clock Output + LVDS Data Output LVDS Data Output + Control Output Control Input Control Input
TRUTH TABLES FOR THE FIVE MUX
INPUTS Ki LOW HIGH Kloop_sp X X INPUTS Ki X X Kloop_sp X X Kloop_i LOW HIGH Kloop_i X X OUTPUT DATA_out DATAch_in DATAsp_in OUTPUT DATAch_out DATAin DATAch-in
3/11
STLVD112
INPUTS Ki LOW HIGH X Kloop_sp LOW LOW HIGH INPUTS Ki X X Kloop_sp X X INPUTS Ki LOW HIGH X Kloop_sp LOW LOW HIGH Kloop_i X X X Kloop_i LOW HIGH Kloop_i X X X
OUTPUT DATAsp_out DATAprev_in DATA_in DATAsp_in OUTPUT LOSch LOSi LOW OUTPUT LOSsp LOSprev LOSi LOW
ABSOLUTE MAXIMUM RATINGS
Symbol VS1, VS2 VS2 VI VO Iik Iok IO TL Tstg Supply Voltage Supply Voltage DC Input Voltage DC Output Voltage DC Input Diode Clamp Current DC Output Diode Clamp Current DC Output Current Lead Temperature (10sec) Storage Temperature Range Parameter Value -0.3 to 4.6 -0.3 to (VS1 + 0.3) -0.3 to (VS1 + 0.3) -0.3 to (VS1 + 0.3) ±20 ±20 ±50 300 -65 to 150 Unit V V V V mA mA mA °C °C
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.
RECOMMENDED OPERATING CONDITIONS
Symbol VS1, VS2 VS2 VI VO Top dt/dv Supply Voltage Supply Voltage DC Input Voltage DC Output Voltage Operating Temperature Maximum Input Rise and Fall Time Parameter Value 3 to 3.6 3 to (VS1 + 0.3) 0 to VS1 0 to VS1 -45 to 85 10 Unit V V V V °C ns/V
4/11
STLVD112
ELECTRICAL CHARACTERISTICS (Over recommended operating conditions, unless otherwise noted. All typical values are at TA=25°C and VS1, VS2 = 3.3V)
Value Symbol VOL VOH VIL VIH IIN ICC Parameter Low Level Output Voltage High Level Output Voltage Test Conditions Min. IOUT = 24 mA IOUT = 24 mA 0 2 -1 15 110 Typ. 0.2 VSI-0.5 VSI-0.3 0.8 VSI 1 Max. 0.4 V V V V µA mA Unit
Low Level Input Thresholds VOUT = 0.1V or VS1 - 0.1 High Level Input Thresholds VOUT = 0.1V or VS1 - 0.1 Input Leakage Current Quiescent Supply Current VIN = GND or VCC VIN = GND or VCC fCLOCK = 155MHz
LVDS DRIVER ELECTRICAL CHARACTERISTICS (Over recommended operating conditions, unless otherwise noted. All typical values are at TA=25°C and VS1, VS2 = 3.3V)
Value Symbol VOD ∆VOD Parameter Differential Output Voltage Test Conditions Min. RL = 100 Ω 247 -50 1 -50 1.15 Change in differential output voltage between logic states VOC(SS) Steady-state common-mode output voltage ∆VOC(SS) Change in steady-state commonmode output voltage between logic State ∆VOC(PP) Peak-to-Peack common-mode output voltag.