DatasheetsPDF.com

XCR3032

Xilinx

32 Macrocell CPLD

This product has been discontinued. Please see www.xilinx.com/partinfo/notify/pdn0007.htm for details. www.DataSheet4U.c...


Xilinx

XCR3032

File Download Download XCR3032 Datasheet


Description
This product has been discontinued. Please see www.xilinx.com/partinfo/notify/pdn0007.htm for details. www.DataSheet4U.com 0 APPLICATION NOTE R XCR3032: 32 Macrocell CPLD 0 14* DS038 (v1.3) October 9, 2000 Product Specification CMOS process technology and the patented full CMOS FZP design technique. For 5V applications, Xilinx also offers the high speed XCR5032 CPLD that offers pin-to-pin speeds of 6 ns. The Xilinx FZP CPLDs utilize the patented XPLA (eXtended Programmable Logic Array) architecture. The XPLA architecture combines the best features of both PLA and PAL type structures to deliver high speed and flexible logic allocation that results in superior ability to make design changes with fixed pinouts. The XPLA structure in each logic block provides a fast 8 ns PAL path with five dedicated product terms per output. This PAL path is joined by an additional PLA structure that deploys a pool of 32 product terms to a fully programmable OR array that can allocate the PLA product terms to any output in the logic block. This combination allows logic to be allocated efficiently throughout the logic block and supports as many as 37 product terms on an output. The speed with which logic is allocated from the PLA array to an output is only 2.5 ns, regardless of the number of PLA product terms used, which results in worst case tPD's of only 10.5 ns from any pin to any other pin. In addition, logic that is common to multiple outputs can be placed on a single PLA product term an...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)