Pipelined BurstRAM Synchronous Fast Static RAM
Freescale Semiconductor, Inc...
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Order this docum...
Description
Freescale Semiconductor, Inc...
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Order this document by MCM69P819/D
256K x 18 Bit Pipelined BurstRAM Synchronous Fast Static RAM
MCM69P819
The MCM69P819 is a 4M–bit synchronous fast static RAM designed to provide
a burstable, high performance, secondary cache for the PowerPC™ and other
ZP PACKAGE
high performance microprocessors. It is organized as 256K words of 18 bits
C. each. This device integrates input registers, an output register, a 2–bit address IN counter, and high speed SRAM onto a single monolithic circuit for reduced parts R, count in cache data RAM applications. Synchronous design allows precise cycle TO control with the use of an external clock (K).
UC Addresses (SA), data inputs (DQx), and all control signals except output D enable (G) and linear burst order (LBO) are clock (K) controlled through positive– ON edge–triggered noninverting registers.
IC Bursts can be initiated with either ADSP or ADSC input pins. Subsequent burst EM addresses can be generated internally by the MCM69P819 (burst sequence E S operates in linear or interleaved mode dependent upon the state of LBO) and L controlled by the burst address advance (ADV) input pin.
CA Write cycles are internally self–timed and are initiated by the rising edge of the ES clock (K) input. This feature eliminates complex off–chip write pulse generation RE and provides increased timing flexibility for incoming signals.
Y F Synchronous b...
Similar Datasheet