DatasheetsPDF.com

MCM62486B

Motorola

32K x 9 Bit BurstRAM Synchronous Static RAM

MOTOROLA SEMICONDUCTOR TECHNICAL DATA Order this document by MCM62486B/D 32K x 9 Bit BurstRAM™ Synchronous Static RAM...


Motorola

MCM62486B

File Download Download MCM62486B Datasheet


Description
MOTOROLA SEMICONDUCTOR TECHNICAL DATA Order this document by MCM62486B/D 32K x 9 Bit BurstRAM™ Synchronous Static RAM With Burst Counter and Self–Timed Write The MCM62486B is a 294,912 bit synchronous static random access memory designed to provide a burstable, high–performance, secondary cache for the i486 and Pentium™ microprocessors. It is organized as 32,768 words of 9 bits, fabricated with Motorola’s high–performance silicon–gate CMOS technology. The device integrates input registers, a 2–bit counter, high speed SRAM, and high drive capability outputs onto a single monolithic circuit for reduced parts count implementation of cache data RAM applications. Synchronous design allows precise cycle control with the use of an external clock (K). CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability. Addresses (A0 – A14), data inputs (D0 – D8), and all control signals except output enable (G) are clock (K) controlled through positive–edge–triggered noninverting registers. Bursts can be initiated with either address status processor (ADSP) or address status cache controller (ADSC) input pins. Subsequent burst addresses can be generated internally by the MCM62486B (burst sequence imitates that of the i486 and Pentium) and controlled by the burst address advance (ADV) input pin. The following pages provide more detailed information on burst controls. Write cycles are internally self–timed and are initiated by the rising edge of ...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)