Document
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
B-Suffix Series CMOS Gates
The B Series logic gates are constructed with P and N channel enhancement mode devices in a single monolithic structure (Complementary MOS). Their primary use is where low power dissipation and/or high noise immunity is desired. • Supply Voltage Range = 3.0 Vdc to 18 Vdc • All Outputs Buffered • Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range. • Double Diode Protection on All Inputs Except: Triple Diode Protection on MC14011B and MC14081B • Pin–for–Pin Replacements for Corresponding CD4000 Series B Suffix Devices (Exceptions: MC14068B and MC14078B)
Quad 2-Input NOR Gate Dual 4-Input NOR Gate Quad 2-Input NAND Gate Dual 4-Input NAND Gate Triple 3-Input NAND Gate Triple 3-Input NOR Gate 8-Input NAND Gate Quad 2-Input OR Gate Dual 4-Input OR Gate Triple 3-Input AND Gate Triple 3-Input OR Gate 8-Input NOR Gate Quad 2-Input AND Gate Dual 4-Input AND Gate
MC14001B MC14002B MC14011B MC14012B MC14023B MC14025B MC14068B MC14071B MC14072B MC14073B MC14075B MC14078B MC14081B MC14082B
L SUFFIX CERAMIC CASE 632
P SUFFIX PLASTIC CASE 646
D SUFFIX SOIC CASE 751A
ORDERING INFORMATION
ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ ÎÎÎÎ ÎÎÎÎÎÎÎÎÎÎÎ ÎÎÎÎÎÎ ÎÎÎ
MC14XXXBCP MC14XXXBCL MC14XXXBD Plastic Ceramic SOIC TA = – 55° to 125°C for all packages.
MAXIMUM RATINGS* (Voltages Referenced to VSS)
Symbol VDD Parameter DC Supply Voltage
Value
Unit V V
– 0.5 to + 18.0 ± 10 500
Vin, Vout lin, lout PD
Input or Output Voltage (DC or Transient)
– 0.5 to VDD + 0.5
Input or Output Current (DC or Transient), per Pin Power Dissipation, per Package† Storage Temperature
mA
mW
Tstg
– 65 to + 150
_C
TL Lead Temperature (8–Second Soldering) 260 _C * Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating: Plastic “P and D/DW” Packages: – 7.0 mW/_C From 65_C To 125_C Ceramic “L” Packages: – 12 mW/_C From 100_C To 125_C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and Vout should be constrained to the range VSS ≤ (Vin or Vout) ≤ VDD. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.
REV 3 1/94
©MOTOROLA Motorola, Inc. 1995 CMOS LOGIC DATA
MC14001B 7
LOGIC DIAGRAMS
NOR MC14001B Quad 2–Input NOR Gate
1 2
NAND MC14011B Quad 2–Input NAND Gate
1 2 5 6 8 9 12 13
OR MC14071B Quad 2–Input OR Gate
1 2 5 6 8 9 12 13
AND MC14081B Quad 2–Input AND Gate
1 2 5 6 8 9 12 13
3
3
3
3
2 INPUT
5 6 8 9 12 13
4
4
4
4
10
10
10
10
11
11
11
11
MC14025B Triple 3–Input NOR Gate
1 2 8 3 4 5 11 12 13 9
MC14023B Triple 3–Input NAND Gate
1 2 8 3 4 5 11 12 13 9
MC14075B Triple 3–Input OR Gate
1 2 8 3 4 5 11 12 13 9
MC14073B Triple 3–Input AND Gate
1 2 8 3 4 5 11 12 13 9
3 INPUT
6
6
6
6
10
10
10
10
MC14002B Dual 4–Input NOR Gate
2 3 4 5 9 10 11 12
MC14012B Dual 4–Input NAND Gate
2 3 4 5 9 10 11 12
MC14072B Dual 4–Input OR Gate
2 3 4 5 9 10 11 12
MC14082B Dual 4–Input AND Gate
2 3 4 5 9 10 11 12
4 INPUT
1
1
1
1
13 NC = 6, 8
13 NC = 6, 8
13 NC = 6, 8
13 NC = 6, 8
MC14078B 8–Input NOR Gate
2 3 4 5 9 10 11 12 2 3 4 5 9 10 11 12
MC14068B 8–Input NAND Gate
VDD = PIN 14 VSS = PIN 7 FOR ALL DEVICES 13
8 INPUT
13
NC = 6, 8
NC = 6, 8
MC14001B 8
MOTOROLA CMOS LOGIC DATA
PIN ASSIGNMENTS
MC14001B Quad 2–Input NOR Gate
IN 1A IN 2A OUTA OUTB IN 1B IN 2B VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD IN 2D IN 1D OUTD OUTC IN 2C IN 1C
MC14002B Dual 4–Input NOR Gate
OUTA IN 1A IN 2A IN 3A IN 4A NC VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD OUTB IN 4B IN 3B IN 2B IN 1B NC
MC14011B Quad 2–Input NAND Gate
IN 1A IN 2A OUTA OUTB IN 1B IN 2B VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD IN 2D IN 1D OUTD OUTC IN 2C IN 1C
MC14012B Dual 4–Input NAND Gate
OUTA IN 1A IN 2A IN 3A IN 4A NC VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD OUTB IN 4B IN 3B IN 2B IN 1B NC
MC14023B Triple 3–Input NAND Gate
IN 1A IN 2A IN 1B IN 2B IN 3B OUTB VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD IN 3C IN 2C IN 1C OUTC OUTA IN 3A
MC14025B Triple 3–Input NOR Gate
IN 1A IN 2A IN 1B IN 2B IN 3B OUTB VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD IN 3C IN 2C IN 1C OUTC OUTA IN 3A
MC14068B 8–Input NAND Gate
NC IN 1 IN 2 IN 3 IN 4 NC VSS 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD OUT IN 8 IN 7 IN 6 IN 5 NC
MC14071B Quad 2–Input OR Gate
IN 1A IN 2A OUTA OUTB IN 1B IN 2B VSS 1 2 3 4 5 .