Radiation Hardened 4-Bit Synchronous Counter
ACS161MS
January 1996
Radiation Hardened 4-Bit Synchronous Counter
Pinouts
16 PIN CERAMIC DUAL-IN-LINE MIL-STD-1835, DE...
Description
ACS161MS
January 1996
Radiation Hardened 4-Bit Synchronous Counter
Pinouts
16 PIN CERAMIC DUAL-IN-LINE MIL-STD-1835, DESIGNATOR CDIP2-T16, LEAD FINISH C TOP VIEW
MR 1 CP 2 P0 3 P1 4 16 VCC 15 TC 14 Q0 13 Q1 12 Q2 11 Q3 10 TE 9 SPE
Features
Devices QML Qualified in Accordance with MIL-PRF-38535 Detailed Electrical and Screening Requirements are Contained in SMD# 5962-96706 and Intersil’ QM Plan 1.25 Micron Radiation Hardened SOS CMOS Total Dose . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . >300K RAD (Si) Single Event Upset (SEU) Immunity: <1 x 10 (Typ)
-10
Errors/Bit/Day MEV-cm2/mg
SEU LET Threshold . . . . . . . . . . . . . . . . . . . . . . . >100
P2 5 P3 6 PE 7 GND 8
Dose Rate Upset . . . . . . . . . . . . . . . . >1011 RAD (Si)/s, 20ns Pulse Dose Rate Survivability . . . . . . . . . . . >1012 RAD (Si)/s, 20ns Pulse Latch-Up Free Under Any Conditions Military Temperature Range . . . . . . . . . . . . . . . . . . -55oC to +125oC Significant Power Reduction Compared to ALSTTL Logic DC Operating Voltage Range . . . . . . . . . . . . . . . . . . . . 4.5V to 5.5V Input Logic Levels - VIL = 30% of VCC Max - VIH = 70% of VCC Min Input Current ≤ 1µA at VOL, VOH Fast Propagation Delay . . . . . . . . . . . . . . . . 21ns (Max), 14ns (Typ)
16 PIN CERAMIC FLATPACK MIL-STD-1835, DESIGNATOR CDFP4-F16, LEAD FINISH C TOP VIEW
MR CP P0 P1 P2 P3 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 VCC TC Q0 Q1 Q2 Q3 TE SPE
Description
The Intersil ACS...
Similar Datasheet