Table Symbol SA NC R/W BW0–BW3 NW0–NW1 LD K K C C TMS TDI TCK TDO VREF ZQ DQ Doff CQ CQ VDD VDDQ VSS Note: NC = Not Connected to die or any other pin Description Synchronous Address Inputs No Connect Synchronous Read/Write Synchronous Byte Writes Nybble Write Control Pin Synchronous Load Pin Input .
• Simultaneous Read and Write SigmaCIO™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write (x36 and x18) and Nybble Write (x8) function
• Burst of 2 Read and Write
• 1.8 V +100/
–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
• Pin-compatible with.
Similar Product
No. | Part # | Manufacture | Description | Datasheet |
---|---|---|---|---|
1 | GS8342T09GE-333I |
GSI Technology |
36Mb SigmaCIO DDR-II Burst SRAM | |
2 | GS8342T09GE-300 |
GSI Technology |
36Mb SigmaCIO DDR-II Burst SRAM | |
3 | GS8342T09GE-300I |
GSI Technology |
36Mb SigmaCIO DDR-II Burst SRAM | |
4 | GS8342T09GE-167 |
GSI Technology |
36Mb SigmaCIO DDR-II Burst SRAM | |
5 | GS8342T09GE-167I |
GSI Technology |
36Mb SigmaCIO DDR-II Burst SRAM |