Document | DataSheet (285.98KB) |
Pin name A0 to A13 A10 (AP) BA0, BA1, BA2 DQ0 to DQ63 CB0 to CB7 /RAS /CAS /WE /CS0, /CS1 CKE0, CKE1 CK0 to CK2 /CK0 to /CK2 DQS0 to DQS8, /DQS0 to /DQS8 DM0 to DM8 SCL SDA SA0 to SA2 VDD VDDSPD VREF VSS ODT0, ODT1 NC Function Address input Row address Column address Auto precharge Bank select addre.
• Double-data-rate architecture; two data transfers per clock cycle
• The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture
• Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver
• DQS is edge-aligned with data for READs; centeraligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
• Data mask (DM) for write data
• Posted /CAS .
Distributor | Stock | Price | Buy |
---|
No. | Part # | Manufacture | Description | Datasheet |
---|---|---|---|---|
1 | EBE21EE8ACFA |
Elpida Memory |
2GB Unbuffered DDR2 SDRAM DIMM | |
2 | EBE21EE8ABFA |
Elpida Memory |
2GB Unbuffered DDR2 SDRAM DIMM | |
3 | EBE21AD4AGFA |
Elpida Memory |
2GB Registered DDR2 SDRAM DIMM | |
4 | EBE21AD4AGFB |
Elpida Memory |
2GB Registered DDR2 SDRAM DIMM | |
5 | EBE21AD4AJFA |
Elpida Memory |
2GB Registered DDR2 SDRAM DIMM |