Single CYCLE DESELECT STATIC RAM
IS61LPS51218A, IS61LPS25636A, IS61LPS25632A, IS64LPS25636A, IS61VPS51218A, IS61VPS25636A
256K x 36, 256K x 32, 512K x ...
Description
IS61LPS51218A, IS61LPS25636A, IS61LPS25632A, IS64LPS25636A, IS61VPS51218A, IS61VPS25636A
256K x 36, 256K x 32, 512K x 18 9 Mb SYNCHRONOUS PIPELINED, Single CYCLE DESELECT STATIC RAM
JANUARY 2014
FEATURES Internal self-timed write cycle Individual Byte Write Control and Global Write Clock controlled, registered address, data and
control Burst sequence control using MODE input Three chip enable option for simple depth ex-
pansion and address pipelining Common data inputs and data outputs Auto Power-down during deselect Single cycle deselect Snooze MODE for reduced-power standby JTAG Boundary Scan for BGA package Power Supply LPS: Vdd 3.3V + 5%, Vddq 3.3V/2.5V + 5% VPS: Vdd 2.5V + 5%, Vddq 2.5V + 5% JEDEC 100-Pin QFP, 119-ball BGA, and 165-
ball BGA packages Lead-free available
FAST ACCESS TIME
Symbol Parameter
tkq
Clock Access Time
tkc
Cycle Time
Frequency
DESCRIPTION
The ISSI IS61LPS/VPS25636A, IS61LPS25632A,
IS64LPS25636A and IS61LPS/VPS51218A are highspeed, low-power synchronous static RAMs designed to provide burstable, high-performance memory for communication and networking applications. The IS61LPS/ VPS25636A and IS64LPS25636A are organized as 262,144 words by 36 bits. The IS61LPS25632A is organized as 262,144 words by 32 bits. The IS61LPS/ VPS51218A is organized as 524,288 words by 18 bits.
Fabricated with ISSI's advanced CMOS technology,
the device integrates a 2-bit burst counter, high-speed SRA...
Similar Datasheet