DatasheetsPDF.com

uPD46364365B

Renesas

36M-BIT DDR II SRAM SEPARATE I/O 2-WORD BURST OPERATION

μPD46364185B μPD46364365B Datasheet 36M-BIT DDR II SRAM SEPARATE I/O 2-WORD BURST OPERATION R10DS0092EJ0400 Rev.4.00 ...


Renesas

uPD46364365B

File Download Download uPD46364365B Datasheet


Description
μPD46364185B μPD46364365B Datasheet 36M-BIT DDR II SRAM SEPARATE I/O 2-WORD BURST OPERATION R10DS0092EJ0400 Rev.4.00 Nov 09, 2012 Description The μPD46364185B is a 2,097,152-word by 18-bit and the μPD46364365B is a 1,048,576-word by 36-bit synchronous double data rate static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell. The μPD46364185B and μPD46364365B integrate unique synchronous peripheral circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on the positive edge of K and K#. These products are suitable for application which require synchronous operation, high speed, low voltage, high density and wide bit configuration. These products are packaged in 165-pin PLASTIC BGA. Features 1.8 ± 0.1 V power supply 165-pin PLASTIC BGA (13 x 15) HSTL interface PLL circuitry for wide output data valid window and future frequency scaling Separate independent read and write data ports DDR read or write operation initiated each cycle Pipelined double data rate operation Separate data input/output bus Two-tick burst for low DDR transaction size Two input clocks (K and K#) for precise DDR timing at clock rising edges only Two output clocks (C and C#) for precise flight time and clock skew matching-clock and data delivered together to receiving device Internally self-timed write control Clock-stop capability. Normal operation is restored in 20 μs after clock is resu...




Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)