256K x 16 BIT LOW VOLTAGE CMOS SRAM
LP62S16256G-I Series
256K X 16 BIT LOW VOLTAGE CMOS SRAM
Document Title 256K X 16 BIT LOW VOLTAGE CMOS SRAM
Revision ...
Description
LP62S16256G-I Series
256K X 16 BIT LOW VOLTAGE CMOS SRAM
Document Title 256K X 16 BIT LOW VOLTAGE CMOS SRAM
Revision History
Rev. No.
0.0 1.0
History
Initial issue Final version release
Issue Date
June 2, 2006 June 27, 2008
Remark
Preliminary Final
(June, 2008, Version 1.0)
AMIC Technology, Corp.
LP62S16256G-I Series
Preliminary
256K X 16 BIT LOW VOLTAGE CMOS SRAM
Features
Operating voltage: 2.7V to 3.6V Access times: 55ns / 70ns (max.) Current:
Very low power version: Operating: 40mA (max.)
Standby: 10μA (max.) Full static operation, no clock or refreshing required All inputs and outputs are directly TTL-compatible Common I/O using three-state output Data retention voltage: 2.0V (min.) Available in 44-pin TSOP and 48-ball CSP (6 × 8mm)
packages All Pb-free (Lead-free) products are RoHS compliant
General Description
The LP62S16256G-I is a low operating current 4,194,304-bit static random access memory organized as 262,144 words by 16 bits and operates on low power voltage from 2.7V to 3.6V. It is built using AMIC's high performance CMOS process. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures. The chip enable input is provided for POWER-DOWN, device enable. Two byte enable inputs and an output enable input are included for easy interfacing. Data retention is guaranteed at a power supply voltage as low as 2.0V.
Product Family
Product Family
Operating Temperature
VCC Range
...
Similar Datasheet