DatasheetsPDF.com

NB3L208K

ON Semiconductor

2.5V / 3.3V Differential 1:8 HCSL Fanout Buffer

NB3L208K 2.5V, 3.3V Differential 1:8 HCSL Fanout Buffer Description The NB3L208K is a differential 1:8 Clock fanout buf...


ON Semiconductor

NB3L208K

File Download Download NB3L208K Datasheet


Description
NB3L208K 2.5V, 3.3V Differential 1:8 HCSL Fanout Buffer Description The NB3L208K is a differential 1:8 Clock fanout buffer with High−speed Current Steering Logic (HCSL) outputs. Inputs can directly accept differential LVPECL, LVDS, and HCSL signals. Single−ended LVPECL, HCSL, LVCMOS, or LVTTL levels are accepted with a proper external Vth reference supply per Figures 4 and 6. The input signal will be translated to HCSL and provides eight identical copies operating up to 350 MHz. The NB3L208K is optimized for ultra−low phase noise, propagation delay variation and low output–to–output skew, and is DB800H compliant. As such, system designers can take advantage of the NB3L208K’s performance to distribute low skew clocks across the backplane or the motherboard making it ideal for Clock and Data distribution applications such as PCI Express, FBDIMM, Networking, Mobile Computing, Gigabit Ethernet, etc. Output drive current is set by connecting a 475 W resistor from IREF (Pin 27) to GND per Figure 11. Outputs can also interface to LVDS receivers when terminated per Figure 12. Features Maximum Input Clock Frequency > 350 MHz 2.5 V ±5% / 3.3 V ±10% Supply Voltage Operation 8 HCSL Outputs DB800H Compliant Individual OE Control Pin for Each Bank of 2 Outputs 100 ps Max Output−to−Output Skew Performance 1 ns Typical Propagation Delay 500 ps Typical Rise and Fall Times 80 fs Maximum Additive Phase Jitter RMS −40°C to +85°C Ambient Operating Temperature QFN 32−pin Pac...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)