DatasheetsPDF.com

A3S56D30FTP

Zentel

256M Double Data Rate Synchronous DRAM

A3S56D30FTP A3S56D40FTP 256M Double Data Rate Synchronous DRAM 256Mb DDR SDRAM Specification A3S56D30FTP A3S56D40FTP Ze...


Zentel

A3S56D30FTP

File Download Download A3S56D30FTP Datasheet


Description
A3S56D30FTP A3S56D40FTP 256M Double Data Rate Synchronous DRAM 256Mb DDR SDRAM Specification A3S56D30FTP A3S56D40FTP Zentel Electronics Corp. Revision 1.3 Apr., 2010 A3S56D30FTP A3S56D40FTP 256M Double Data Rate Synchronous DRAM DESCRIPTION A3S56D30FTP is a 4-bank x 8,388,608-word x 8bit, A3S56D40FTP is a 4-bank x 4,194,304-word x 16bit double data rate synchronous DRAM , with SSTL_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobe ,and output data and data strobe are referenced on both edges of CLK. The A3S56D30/40FTP achieves very high speed clock rate up to 250 MHz . FEATURES - Vdd=VddQ=2.5V+0.2V (-4, -5E, -5) - Double data rate architecture ; two data transfers per clock cycle. - Bidirectional , data strobe (DQS) is transmitted/received with data - Differential clock input (CLK and /CLK) - DLL aligns DQ and DQS transitions with CLK transitions edges of DQS - Commands entered on each positive CLK edge ; - Data and data mask referenced to both edges of DQS - 4 bank operation controlled by BA0 , BA1 (Bank Address) - /CAS latency - 2.0 / 2.5 / 3.0 / 4.0 (programmable) ; Burst length - 2 / 4 / 8 (programmable) Burst type - Sequential / Interleave (programmable) - Auto Precharge / All Bank Precharge controlled by A10 - Support concurrent Auto Precharge - 8192 refresh cycles / 64ms (4 banks concurrent refresh) - Auto Refresh and Self Refresh - Row address A0-12 / Column address A0-9(x8)...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)