128K X 16 BIT LOW VOLTAGE CMOS SRAM
LP62S16128C-I Series
Preliminary
Document Title 128K X 16 BIT LOW VOLTAGE CMOS SRAM Revision History
Rev. No.
0.0
128K ...
Description
LP62S16128C-I Series
Preliminary
Document Title 128K X 16 BIT LOW VOLTAGE CMOS SRAM Revision History
Rev. No.
0.0
128K X 16 BIT LOW VOLTAGE CMOS SRAM
History
Initial issue
Issue Date
April 26, 2002
Remark
Preliminary
PRELIMINARY
(April, 2002, Version 0.0)
1
AMIC Technology, Inc.
LP62S16128C-I Series
Preliminary
Features
n Operating voltage: 2.7V to 3.6V n Access times: 55/70 ns (max.) n Current: Very low power version: Operating: 55ns 40mA (max.) 70ns 35mA (max.) Standby: 10µA (max.) n Full static operation, no clock or refreshing required n All inputs and outputs are directly TTL-compatible n Common I/O using three-state output n Data retention voltage: 2V (min.) n Available in 44-pin TSOP and 48-ball CSP (6 x 8 mm) packages
128K X 16 BIT LOW VOLTAGE CMOS SRAM
General Description
The LP62S16128C-I is a low operating current 2,097,152-bit static random access memory organized as 131,072 words by 16 bits and operates on low power voltage from 2.7V to 3.6V. It is built using AMIC's high performance CMOS process. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures. The chip enable input is provided for POWER-DOWN, device enable. Two byte enable inputs and an output enable input are included for easy interfacing. Data retention is guaranteed at a power supply voltage as low as 2V.
Product Family
Product Family LP62S16128C Operating Temperature -40°C ~ +85°C VCC Range 2.7V~3.6V Power Dissipation Speed 55ns...
Similar Datasheet