1M x 18/ 512K x 36 18Mb Register-Register Late Write SRAM
Product Preview
GS815018/36AB-357/333/300/250 www.DataSheet4U.com
119-Bump BGA Commercial Temp Industrial Temp Features...
Description
Product Preview
GS815018/36AB-357/333/300/250 www.DataSheet4U.com
119-Bump BGA Commercial Temp Industrial Temp Features
Register-Register Late Write mode, Pipelined Read mode 2.5 V +200/–200 mV core power supply 1.5 V or 1.8 V HSTL Interface ZQ controlled programmable output drivers Dual Cycle Deselect Fully coherent read and write pipelines Byte write operation (9-bit bytes) Differential HSTL clock inputs, K and K Asynchronous output enable Sleep mode via ZZ IEEE 1149.1 JTAG-compliant Serial Boundary Scan JEDEC-standard 119-bump BGA package Pb-Free 119-bump BGA package available
1M x 18, 512K x 36 18Mb Register-Register Late Write SRAM
Functional Description
250 MHz–357 MHz 2.5 V VDD HSTL I/O
Because GS815018/36A are synchronous devices, address data inputs and read/write control inputs are captured on the rising edge of the input clock. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. GS815018/36A support pipelined reads utilizing a rising-edgetriggered output register. They also utilize a Dual Cycle Deselect (DCD) output deselect protocol. GS815018/36A are implemented with high performance technology and are packaged in a 119-bump BGA.
Family Overview
GS815018/36A are 18,874,368-bit (18Mb) high performance SRAMs. This family of wide, low voltage HSTL I/O SRAMs is designed...
Similar Datasheet