2.5V PHASE LOCKED LOOP DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
www.DataSheet4U.com
IDTCSPT857/A 2.5V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE R...
Description
www.DataSheet4U.com
IDTCSPT857/A 2.5V PLL DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
2.5V PHASE LOCKED LOOP DIFFERENTIAL 1:10 SDRAM CLOCK DRIVER
FEATURES: DESCRIPTION:
IDTCSPT857/A
Optimized for clock distribution in DDR (Double Data Rate) SDRAM applications Operating frequency: 60MHz to 200MHz Standard speed: PC1600 (DDR200), PC2100 (DDR266) A speed: PC1600 (DDR200), PC2100 (DDR266), PC2700 (DDR333) 1 to 10 differential clock distribution Very low skew (<100ps) Very low jitter (<75ps) 2.5V AVDD and 2.5V VDDQ CMOS control signal input Test mode enables buffers while disabling PLL Low current power-down mode Tolerant of Spread Spectrum input clock Available in 48-pin TSSOP and 56-pin VFBGA packages
The CSPT857 is a PLL based clock driver that acts as a zero delay buffer to distribute one differential clock input pair(CLK, CLK ) to 10 differential output pairs (Y [0:9], Y [0:9]) and one differential pair of feedback clock output (FBOUT, FBOUT). External feedback pins (FBIN, FBIN) for synchronization of the outputs to the input reference is provided. A CMOS Enable/Disable pin is available for low power disable. When the output frequency falls below approximately 20MHz, the device will enter power down mode. In this mode, the receivers are disabled, the PLL is turned off, and the output clock drivers are tristated, resulting in a current consumption device of less than 200µA. The CSPT857 requires no external c...
Similar Datasheet