DatasheetsPDF.com

IS61NLF25636A

ISSI

(IS61NVFxxxxxA) STATE BUS SRAM

IS61NLF25636A/IS61NVF25636A IS61NLF51218A/IS61NVF51218A 256K x 36 and 512K x 18 9Mb, FLOW THROUGH 'NO WAIT' STATE BUS SR...



IS61NLF25636A

ISSI


Octopart Stock #: O-619355

Findchips Stock #: 619355-F

Web ViewView IS61NLF25636A Datasheet

File DownloadDownload IS61NLF25636A PDF File







Description
IS61NLF25636A/IS61NVF25636A IS61NLF51218A/IS61NVF51218A 256K x 36 and 512K x 18 9Mb, FLOW THROUGH 'NO WAIT' STATE BUS SRAM FEATURES www.DataSheet4U.com ISSI AUGUST 2005 ® DESCRIPTION The 9 Meg 'NLF/NVF' product family feature high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, 'no wait' state, device for networking and communications applications. They are organized as 256K words by 36 bits and 512K words by 18 bits, fabricated with ISSI's advanced CMOS technology. Incorporating a 'no wait' state feature, wait cycles are eliminated when the bus switches from read to write, or write to read. This device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers are controlled by a positive-edge-triggered single clock input. Operations may be suspended and all synchronous inputs ignored when Clock Enable, CKE is HIGH. In this state the internal device will hold their previous values. All Read, Write and Deselect cycles are initiated by the ADV input. When the ADV is HIGH the internal burst counter is incremented. New external addresses can be loaded when ADV is LOW. Write cycles are internally self-timed and are initiated by the rising edge of the clock inputs and when WE is LOW. Separate byte enables allow individual bytes to be written. A burst mode pin (MODE) defines the order of the burst sequence. When tied HIGH, the...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)