DatasheetsPDF.com

561622ETP

Hynix Semiconductor

HY5DU561622ETP

www.DataSheet4U.com 256Mb DDR SDRAM HY5DU56822E(L)TP HY5DU561622E(L)TP This document is a general product description ...


Hynix Semiconductor

561622ETP

File Download Download 561622ETP Datasheet


Description
www.DataSheet4U.com 256Mb DDR SDRAM HY5DU56822E(L)TP HY5DU561622E(L)TP This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev. 1.1 /June. 2006 1 www.DataSheet4U.com HY5DU56822E(L)TP HY5DU561622E(L)TP 1 Revision History Revision No. 1.0 1.1 First release Added CL2 & CL2.5 values to the DDR400B in the AC CHARACTERISTICS History Draft Date Apr. 2006 June 2006 Remark Rev. 1.1 /June. 2006 2 www.DataSheet4U.com HY5DU56822E(L)TP HY5DU561622E(L)TP 1 DESCRIPTION The HY5DU56822E(L)TP and HY5DU561622E(L)TP are a 268,435,456-bit CMOS Double Data Rate(DDR) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. This Hynix 256Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 2-bit prefetched to achieve very high bandwidth. All input and output voltage levels are compatible with SSTL_2. FEATURES VDD, VDDQ = 2.5V +/- 0.2V for DDR200, 266, 333 VDD, VDDQ = 2.6V +0.1V / -0.2V for DDR400 All inputs and outputs are compatible with SSTL_2 interface Fu...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)