25-Bit Configurable Registered Buffer
www.DataSheet4U.com
Integrated Circuit Systems, Inc.
ICSSSTUBF32866A Advance Information
25-Bit Configurable Register...
Description
www.DataSheet4U.com
Integrated Circuit Systems, Inc.
ICSSSTUBF32866A Advance Information
25-Bit Configurable Registered Buffer for DDR2
Recommended Application: DDR2 Memory Modules Provides complete DDR DIMM solution with ICS97ULP877 Ideal for DDR2 667, and 800 Product Features: 25-bit 1:1 or 14-bit 1:2 configurable registered buffer with parity check functionality Supports SSTL_18 JEDEC specification on data inputs and outputs Supports LVCMOS switching levels on CSR and RESET inputs Low voltage operation VDD = 1.7V to 1.9V Available in 96 BGA package Drop-in replacement for ICSSSTUA32864 Green packages available
Pin Configuration
1 A B C D E F G H J K L M N P R T 2 3 4 5 6
Functionality Truth Table
I nputs RST H H H H H H H H H H H H L DCS L L L L L L H H H H H H X or Floating CSR L L L H H H L L L H H H X or Floating L or H X or Floating L or H X or Floating L or H L or H L or H L or H L or H L or H CK CK Dn, DODT, DCK E L H X L H X L H X L H X X or Floating Qn L H Q0 L H Q0 L H Q0 Q0 Q0 Q0 L Outputs QCS L L Q0 L L Q0 H H Q0 H H Q0 L QODT, QCKE L H Q0 L H Q0 L H Q0 L H Q0 L
96 Ball BGA (Top View)
1240—07/17/06
ADVANCE INFORMATION documents contain information on products in the formative or design phase development. Characteristic data and other specifications are design goals. ICS reserves the right to change or discontinue these products without notice. Third party brands and names are the property of their respective owners.
ICSSSTUBF32866A A...
Similar Datasheet