DatasheetsPDF.com

SY100S336

Micrel Semiconductor

4-STAGE COUNTER/ SHIFT REGISTER

Micrel, Inc. 4-STAGE COUNTER/ SHIFT REGISTER SY100S336 SY100S336 FEATURES DESCRIPTION s Max. shift frequency of 700...


Micrel Semiconductor

SY100S336

File Download Download SY100S336 Datasheet


Description
Micrel, Inc. 4-STAGE COUNTER/ SHIFT REGISTER SY100S336 SY100S336 FEATURES DESCRIPTION s Max. shift frequency of 700MHz s Clock to Q delay max. of 1100ps s IEE min. of –170mA s Internal 75Kâ„Ĥ input pull-down resistors s Industry standard 100K ECL levels s Extended supply voltage option: VEE = –4.2V to –5.5V s Voltage and temperature compensation for improved noise immunity s 50% faster than Fairchild 300K at lower power s Function and pinout compatible with Fairchild F100K s Available in 24-pin CERPACK and 28-pin PLCC packages The SY100S336 functions either as a modulo-16 up/ down counter or as a 4-bit bidirectional shift register and is designed for use in high-performance ECL systems. Three Select inputs (Sn) are provided for determining the mode of operation. The Function Table lists the available modes of operation. In order to allow cascading for multistage counters, two Count Enable controls (CEP, CET) are provided. The CET input also functions as the Serial Data input (S0) for a shift-up operation, while the D3 input serves as the Serial Data input for the shift-down operation. When the device is in the counting mode, the Terminal Count (TC) goes to a logical LOW when the count reaches 15 for count-up or reaches 0 for count-down. When in the shift mode, the TC output simply repeats the Q3 output. The flexiblity provided by the TC/Q3 output and the D0/ CET input allows these signals to be interconnected from one stage to the next higher stage for multistage counting...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)