DatasheetsPDF.com

HY5V62CF

Hynix Semiconductor

4 Banks X 512K X 32Bit Synchronous DRAM

www.DataSheet4U.com HY5V62CF 4 Banks x 512K x 32Bit Synchronous DRAM DESCRIPTION The Hynix HY5V62C is a 67,108,864-bit...


Hynix Semiconductor

HY5V62CF

File Download Download HY5V62CF Datasheet


Description
www.DataSheet4U.com HY5V62CF 4 Banks x 512K x 32Bit Synchronous DRAM DESCRIPTION The Hynix HY5V62C is a 67,108,864-bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY5V62C is organized as 4banks of 524,288x32. HY5V62C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.) FEATURES JEDEC standard 3.3V power supply All device pins are compatible with LVTTL interface 90Ball FBGA with 0.8mm of pin pitch All inputs and outputs referenced to positive edge of system clock Data mask function by DQM0,1,2 and 3 Internal four banks operation Burst Read Single Write operation Programmable CAS Latency ; 2, 3 Clocks Auto refresh and self refresh 4096 refresh cycles / 64ms Pr...




Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)