Document
54LS174 DM54LS174 DM74LS174 54LS175 DM54LS175 DM74LS175 Hex Quad D Flip-Flops with Clear
June 1989
54LS174 DM54LS174 DM74LS174 54LS175 DM54LS175 DM74LS175 Hex Quad D Flip-Flops with Clear
General Description
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic All have a direct clear input and the quad (175) versions feature complementary outputs from each flip-flop Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse When the clock input is at either the high or low level the D input signal has no effect at the output
Features
Y Y Y Y Y
Y Y Y
LS174 contains six flip-flops with single-rail outputs LS175 contains four flip-flops with double-rail outputs Buffered clock and direct clear inputs Individual data input to each flip-flop Applications include Buffer storage registers Shift registers Pattern generators Typical clock frequency 40 MHz Typical power dissipation per flip-flop 14 mW Alternate Military Aerospace device (54LS174 54LS175) is available Contact a National Semiconductor Sales Office Distributor for specifications
Connection Diagrams
Dual-In-Line Package Dual-In-Line Package
TL F 6404 – 1
TL F 6404 – 2
Order Number 54LS174DMQB 54LS174FMQB 54LS174LMQB DM54LS174J DM54LS174W DM74LS174M or DM74LS174N See NS Package Number E20A J16A M16A N16E or W16A
Order Number 54LS175DMQB 54LS175FMQB 54LS175LMQB DM54LS175J DM54LS175W DM74LS175M or DM74LS175N See NS Package Number E20A J16A M16A N16E or W16A
Function Table (Each Flip-Flop)
Inputs Clear L H H H Clock X D X H L X Q L H L Q0 Outputs Q H L H Q0
H e High Level (steady state) L e Low Level (steady state) X e Don’t Care
u e Transition from low to high level
Q0 e The level of Q before the indicated steady-state input conditions were established
e LS175 only
u u
L
C1995 National Semiconductor Corporation
TL F 6404
RRD-B30M105 Printed in U S A
www.DataSheet4U.com
www.DataSheet4U.com
Absolute Maximum Ratings (Note)
If Military Aerospace specified devices are required please contact the National Semiconductor Sales Office Distributors for availability and specifications Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range b 55 C to a 125 C DM54LS and 54LS DM74LS 0 C to a 70 C Storage Temperature Range
b 65 C to a 150 C
Note The ‘‘Absolute Maximum Ratings’’ are those values beyond which the safety of the device cannot be guaranteed The device should not be operated at these limits The parametric values defined in the ‘‘Electrical Characteristics’’ table are not guaranteed at the absolute maximum ratings The ‘‘Recommended Operating Conditions’’ table will define the conditions for actual device operation
Recommended Operating Conditions
Symbol VCC VIH VIL IOH IOL fCLK fCLK tW tSU tH tREL TA Parameter Min Supply Voltage High Level Input Voltage Low Level Input Voltage High Level Output Current Low Level Output Current Clock Frequency (Note 1) Clock Frequency (Note 2) Pulse Width (Note 6) Clock Clear 0 0 20 20 20 0 25
b 55
DM54LS174 Nom 5 Max 55 07
b0 4
DM74LS174 Min 4 75 2 08
b0 4
Units Max 5 25 V V V mA mA MHz MHz ns ns ns ns 70 C
Nom 5
45 2
4 30 25 0 0 20 20 20 0 25 125 0
8 30 25
Data Setup Time (Note 6) Data Hold Time (Note 6) Clear Release Time (Note 6) Free Air Operating Temperature
’LS174 Electrical Characteristics
over recommended operating free air temperature range (unless otherwise noted) Symbol VI VOH VOL Parameter Input Clamp Voltage High Level Output Voltage Low Level Output Voltage Conditions VCC e Min II e b18 mA VCC e Min IOH e Max VIL e Max VIH e Min VCC e Min IOL e Max VIL e Max VIH e Min IOL e 4 mA VCC e Min II IIH IIL Input Current Max Input Voltage High Level Input Current Low Level Input Current VCC e Max VI e 7V VCC e Max VI e 2 7V VCC e Max VI e 0 4V Clock Clear Data IOS ICC Short Circuit Output Current Supply Current VCC e Max (Note 4) VCC e Max (Note 5) DM54 DM74
b 20 b 20
Min
Typ (Note 3) 34 34 0 25 0 35 0 25
Max
b1 5
Units V V
DM54 DM74 DM54 DM74 DM74
25 27
04 05 04 01 20
b0 4 b0 4 b 0 36 b 100 b 100
V
mA mA mA
mA mA
16
26
Note 1 CL e 15 pF RL e 2 kX TA e 25 C and VCC e 5V Note 2 CL e 50 pF RL e 2 kX TA e 25 C and VCC e 5V Note 3 All typicals are at VCC e 5V TA e 25 C Note 4 Not more than one output should be shorted at a time and the duration should not exceed one second Note 5 With all outputs open and 4 5V applied to all data and clear inputs ICC is measured after a momentary ground then 4 5V applied to the clock Note 6 TA e 25 C and VCC e 5V
2
’LS174 Switching Characteristics
at VCC e 5V and TA e 25 C (See Section 1 for Test Waveforms and Output Load) From (Input) To (Output) RL e 2 kX CL e 15 pF Min fMAX tPLH tPHL tPHL Maximum Clock Frequency Propagation Delay Time Low to High Level Output Propagation Del.