DatasheetsPDF.com

ZL30406

Zarlink

SONET/SDH Clock Multiplier PLL

ZL30406 SONET/SDH Clock Multiplier PLL Data Sheet Features • • • • Meets jitter requirements of Telcordia GR-253CORE for...


Zarlink

ZL30406

File Download Download ZL30406 Datasheet


Description
ZL30406 SONET/SDH Clock Multiplier PLL Data Sheet Features Meets jitter requirements of Telcordia GR-253CORE for OC-48, OC-12, and OC-3 rates Meets jitter requirements of ITU-T G.813 for STM16, STM-4 and STM-1 rates Provides four LVPECL differential output clocks at 77.76 MHz Provides a CML differential clock programmable to 19.44 MHz, 38.88 MHz, 77.76 MHz and 155.52 MHz Provides a single-ended CMOS clock at 19.44 MHz Provides enable/disable control of output clocks Accepts a CMOS reference at 19.44 MHz 3.3 V supply Ordering Information ZL30406QGC 64 Pin TQFP ZL30406QGC1 64 Pin TQFP* *Pb Free Matte Tin -40° C to +85 ° C Trays Trays February 2005 Description The ZL30406 is an analog phase-locked loop (APLL) designed to provide rate conversion and jitter attenuation for SDH (Synchronous Digital Hierarchy) and SONET (Synchronous Optical Network) networking equipment. The ZL30406 generates very low jitter clocks that meet the jitter requirements of Telcordia GR-253-CORE OC-48, OC-12, OC-3, OC-1 rates and ITU-T G.813 STM-16, STM-4 and STM-1 rates. The ZL30406 accepts a CMOS compatible reference at 19.44 MHz and generates four LVPECL differential output clocks at 77.76 MHz, a CML differential clock programmable to 19.44 MHz, 38.88 MHz, 77.76 MHz and 155.52 MHz and a single-ended CMOS clock at 19.44 MHz. The output clocks can be individually enabled or disabled. Applications SONET/SDH line cards Network Element timing cards LPF C77oEN-A C77oEN-B OC-CLKoEN C...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)