DatasheetsPDF.com

M5M5256VP-70LL-I Dataheets PDF



Part Number M5M5256VP-70LL-I
Manufacturers Mitsubishi
Logo Mitsubishi
Description 262144-BIT (32768-WORD BY 8-BIT) CMOS STATIC RAM
Datasheet M5M5256VP-70LL-I DatasheetM5M5256VP-70LL-I Datasheet (PDF)

'97.4.7 MITSUBISHI LSIs M5M5256DP,KP,FP,VP,RV -45LL-I,-55LL-I,-70LL-I, -45XL-I,-55XL-I,-70XL-I 262144-BIT (32768-WORD BY 8-BIT) CMOS STATIC RAM DESCRIPTION The M5M5256DP,KP,FP,VP,RV is 262,144-bit CMOS static RAMs organized as 32,768-words by 8-bits which is fabricated using high-performance 3 polysilicon CMOS technology. The use of resistive load NMOS cells and CMOS periphery results in a high density and low power static RAM. Stand-by current is small enough for battery back-up application..

  M5M5256VP-70LL-I   M5M5256VP-70LL-I


Document
'97.4.7 MITSUBISHI LSIs M5M5256DP,KP,FP,VP,RV -45LL-I,-55LL-I,-70LL-I, -45XL-I,-55XL-I,-70XL-I 262144-BIT (32768-WORD BY 8-BIT) CMOS STATIC RAM DESCRIPTION The M5M5256DP,KP,FP,VP,RV is 262,144-bit CMOS static RAMs organized as 32,768-words by 8-bits which is fabricated using high-performance 3 polysilicon CMOS technology. The use of resistive load NMOS cells and CMOS periphery results in a high density and low power static RAM. Stand-by current is small enough for battery back-up application. It is ideal for the memory systems which require simple interface. Especially the M5M5256DVP,RV are packaged in a 28-pin thin small outline package.Two types of devices are available, M5M5256DVP(normal lead bend type package), M5M5256DRV(reverse lead bend type package). Using both types of devices, it becomes very easy to design a printed circuit board. PIN CONFIGURATION (TOP VIEW) A14 A12 1 2 A7 3 A6 4 A5 5 A4 6 7 A3 A2 8 A1 9 A0 10 DQ1 11 DQ2 12 DQ3 13 GND 14 28 27 26 25 24 23 22 21 20 19 18 17 16 15 Vcc /W A13 A8 A9 A11 /OE A10 /S DQ8 DQ7 DQ6 DQ5 DQ4 M5M5256DP,KP,FP -I FEATURE Type Access Power supply current time Active Stand-by (max) (max) (max) 45ns 55ns 70ns 45ns 55ns 70ns 55mA (Vcc=5.5V) M5M5256DP, KP, FP,VP,RV-45LL M5M5256DP, KP, FP,VP,RV-55LL M5M5256DP, KP, FP,VP,RV-70LL M5M5256DP, KP, FP,VP,RV-45XL M5M5256DP, KP, FP,VP,RV-55XL M5M5256DP, KP, FP,VP,RV-70XL Outline 28P4 (DP) 28P4Y (DKP) 28P2W-C (DFP) 22 /OE 23 A11 24 A9 25 A8 26 A13 27 /W 28Vcc 1 A14 2 A12 3 A7 4 A6 5 A5 6 A4 7 A3 A10 21 /S 20 DQ8 19 DQ7 18 DQ6 17 DQ5 16 DQ415 GND 14 DQ3 13 DQ2 12 DQ1 11 A0 10 A1 9 A2 8 40µA (Vcc=5.5V) 10µA (Vcc=5.5V) 0.05µA (Vcc=3.0V, Typical) M5M5256DVP -I •Single +5V power supply •No clocks, no refresh •Data-Hold on +2.0V power supply •Directly TTL compatible : all inputs and outputs •Three-state outputs : OR-tie capability •/OE prevents data contention in the I/O bus •Common Data I/O •Battery backup capability •Low stand-by current··········0.05µA(typ.) Outline 28P2C-A (DVP) 7 A3 6 A4 5 A5 4 A6 3 A7 2 A12 1 A14 28 Vcc 27 /W 26 A13 25 A8 24 A9 23 A11 22 /OE A2 8 A1 9 A0 10 DQ1 11 DQ2 12 DQ3 13 GND 14 DQ4 15 DQ5 16 DQ6 17 DQ7 18 DQ8 19 /S 20 A10 21 PACKAGE M5M256DP : 28 pin M5M5256DKP : 28 pin M5M5256DFP : 28 pin M5M5256DVP,RV : 28pin 600 mil DIP 300 mil DIP 450 mil SOP 2 8 X 13.4 mm M5M5256DRV -I TSOP APPLICATION Small capacity memory units Outline 28P2C-B (DRV) MITSUBISHI ELECTRIC 1 '97.4.7 MITSUBISHI LSIs M5M5256DP,KP,FP,VP,RV -45LL-I,-55LL-I,-70LL-I, -45XL-I,-55XL-I,-70XL-I 262144-BIT (32768-WORD BY 8-BIT) CMOS STATIC RAM FUNCTION The operation mode of the M5M5256DP,KP,FP,VP,RV is determined by a combination of the device control inputs /S, /W and /OE. Each mode is summarized in the function table. A write cycle is executed whenever the low level /W overlaps with the low level /S. The address must be set up before the write cycle and must be stable during the entire cycle. The data is latched into a cell on the trailing edge of /W, /S, whichever occurs first, requiring the set-up and hold time relative to these edge to be maintained. The output enable /OE directly controls the output stage. Setting the /OE at a high level,the output stage is in a high-impedance state, and the data bus contention problem in the write cycle is eliminated. A read cycle is executed by setting /W at a high level and /OE at a low level while /S are in an active state. When setting /S at a high level, the chip is in a non-selectable mode in which both reading and writing are disabled. In this mode, the output stage is in a high-impedance state, allowing OR-tie with other chips and memory expansion by /S. The power supply current is reduced as low as the stand-by current which is specified as Icc3 or Icc4, and the memory data can be held at +2V power supply, enabling battery back-up operation during power failure or power-down operation in the non-selected mode. FUNCTION TABLE /S H L L L /W X L H H /OE X X L H Mode Non selection Write Read DQ High-impedance DIN DOUT High-impedance Icc Stand-by Active Active Active BLOCK DIAGRAM A8 A 13 A 14 A 12 A7 A6 A5 A4 ADDRESS INPUT A3 25 26 ADDRESS INPUT BUFFER ROW DECODER 1 2 2 3 4 5 6 7 32768 WORD SENSE ANPLIFIER OUTPUT BUFFER X 8BIT 11 12 13 15 16 17 18 19 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DQ8 DATA I/O (512 ROWS X 512 COLUMNS) A2 A1 A0 A 10 A 11 A9 WRITE CONTROL INPUT /W CHIP SELECT INPUT /S 8 DATA INPUT BUFFER COLUMN DECODER 9 10 21 23 24 ADDRESS INPUT BUFFER CLOCK GENERATOR 27 20 28 14 VCC (5V) GND (0V) OUTPUT ENABLE /OE INPUT 22 MITSUBISHI ELECTRIC 2 '97.4.7 MITSUBISHI LSIs M5M5256DP,KP,FP,VP,RV -45LL-I,-55LL-I,-70LL-I, -45XL-I,-55XL-I,-70XL-I 262144-BIT (32768-WORD BY 8-BIT) CMOS STATIC RAM ABSOLUTE MAXIMUM RATINGS Symbol Parameter Supply voltage Vcc VI VO Pd Topr Tstg Input voltage Output voltage Power dissipation Operating temperature Storage temperature Conditions With respect to GND Ta=25°C Ratings -0.3*~7.0 -0.3*~Vcc+0.3 (Max 7.0) Unit V V V mW °C °C 0~Vc.


M5M5256VP-70LL M5M5256VP-70LL-I M5M5256VP-70LL-W


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site.
(Privacy Policy & Contact)