DatasheetsPDF.com

XQ18V04CC44M

Xilinx

QPro XQ18V04 (XQR18V04) QML In-System Programmable Configuration PROMs

0 R QPro XQ18V04 (XQR18V04) QML In-System Programmable Configuration PROMs 5 DS082 (v1.2) November 5, 2001 0 Prelim...


Xilinx

XQ18V04CC44M

File Download Download XQ18V04CC44M Datasheet


Description
0 R QPro XQ18V04 (XQR18V04) QML In-System Programmable Configuration PROMs 5 DS082 (v1.2) November 5, 2001 0 Preliminary Product Specification Features In-system programmable 3.3V PROMs for configuration of Xilinx FPGAs Endurance of 2,000 program/erase cycles Program/erase over full military temperature range Radiation Hardenned XQR18V04 Fabricated on Epitaxial Substrate Latch-Up Immune to >120 LET Guaranteed TID of 40 kRad(Si) Supports SEU Scrubbing IEEE Std 1149.1 boundary-scan (JTAG) support Cascadable for storing longer or multiple bitstreams Dual configuration modes Serial Slow/Fast configuration (up to 33 MHz) Parallel (up to 264 Mbps at 33 MHz) Description Xilinx introduces the QPro™ XQ18V04 and XQR18V04 series of QML in-system programmable and radiation hardened configuration PROMs. Initial devices in this 3.3V family are a 4-megabit PROM that provide an easy-to-use, cost-effective method for re-programming and storing large Xilinx FPGA configuration bitstreams. When the FPGA is in Master Serial mode, it generates a configuration clock that drives the PROM. A short access time after the rising CCLK, data is available on the PROM DATA (D0) pin that is connected to the FPGA DIN pin. The FPGA generates the appropriate number of clock pulses to complete the configuration. When the FPGA is in Slave Serial mode, the PROM and the FPGA are clocked by an external clock. When the FPGA is in Express or SelectMAP Mode, an external oscillator will generate...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)