DatasheetsPDF.com

AV9107C-13 Dataheets PDF



Part Number AV9107C-13
Manufacturers Integrated Circuit Systems
Logo Integrated Circuit Systems
Description CPU Frequency Generator
Datasheet AV9107C-13 DatasheetAV9107C-13 Datasheet (PDF)

Integrated Circuit Systems, Inc. AV9107C-13 CPU Frequency Generator The AV9107C-13 offers a tiny footprint solution for generating two simultaneous clocks. The AV9107C-13 uses a 20 MHz crystal to generate two PLL synthesis outputs of 20 and 40 MHz. The Output enable pin will tristate the 40 MHz output when low (maintaining the 20 MHz output runing in both logic levels). The power pin takes the device to a low current condition, shutting off the PLL and forcing both outputs low, when the PD# pi.

  AV9107C-13   AV9107C-13


Document
Integrated Circuit Systems, Inc. AV9107C-13 CPU Frequency Generator The AV9107C-13 offers a tiny footprint solution for generating two simultaneous clocks. The AV9107C-13 uses a 20 MHz crystal to generate two PLL synthesis outputs of 20 and 40 MHz. The Output enable pin will tristate the 40 MHz output when low (maintaining the 20 MHz output runing in both logic levels). The power pin takes the device to a low current condition, shutting off the PLL and forcing both outputs low, when the PD# pin is low. There is a built-in pull-up on both the OE and PD# inputs. The device has advanced features which include on-chip loop filters, tristate outputs, and power-down capability. A minimum of external components - two decoupling capacitors and an optional ferrite bead - are all that are required for jitterfree operation. General Description • • • • • • • Features Patented on-chip Phase-Locked Loop with VCO for clock generation Provides two synthesized clocks Generates 20 and 40 MHz output frequencies. On-chip loop filter Low power CMOS technology Single +3.3 or +5 volt power supply 8-pin SOIC package Pin Configuration Block Diagram Note: Crystal is 20 MHz AV 9107-13 RevB052197 AV9107C-13 Functionality OE 0 1 (at 14.318) MHz reference frequency input) CLK1 20 MHz 20 MHz CLK2 Tristate 40 MHz Pin Descriptions PIN NUMBER 1 2 3 4 5 6 7 8 PIN NAME OE GND X1/CLK0 X2 PD# CLK1 VDD CLK2 TYPE Input PWR Input Input PWR Output DESCRIPTION Output Enable - Tristates the 40 MHz output when low. Pull-Up Ground. Crystal Input or Input Clock frequency. Typically 20MHz crystal. Power Down. Shuts off chip when low outputs are driven low. Internall pull-up. Digital power supply (+5V DC). Clock2 output, divided by 2 from clock1 output, for 20MHz with 20MHz crystal. Output is synthesized. Output Crystal Output (No Connect when clock used.). Output Clock 1 output 40MHz with 20MHz crystal. Frequency Accuracy and Calculation The accuracy of the frequencies produced by the AV9107C depends on the input frequency and the desired actual output frequency. The formula for calculating the exact output frequency is as follows: Output Frequency = Input Frequency X Where A = 2, 3, 4 ... 128, and B = 2, 3, 4 ...32. For example, to calculate the actual output frequency for a video monitor expecting a 44.900 MHz clock and using a 14.318 MHz input clock, the closest A/B ratio is 69/22, which gives an output of 44.906 MHz (within 0.02% of the target frequency). Generally, the AV9107 can produce frequencies within 0.1% of the desired output. A B Allowable Input and Output Frequencies The input frequency should be between 12 and 40 MHz and the A/B ratio should not exceed 24. The output should fall in the range of 12 to 80 MHz for CLK1 dnd CLK2. (See specification for 3.3V and 5V condition details). Output Enable The Output Enable feature tristates the CLK1 output clock pin. This places the selected output pins in a high inpedance state to allow for system level diagnostic testing. The divideby-2 output of CLK2 remains active on the AV9107C-13 for any OE state. Power Down The power down pin shuts off the entire chip to save current. A few milliseconds are required to reach full functioning speed from a power down state. 2 AV9107C-13 Absolute Maximum Ratings AVDD, VDD referenced to GND . . . . . . . . . . . . . . . 7V Operating temperature under bias. . . . . . . . . . . . . . . . 0°C to +70°C Storage temperature . . . . . . . . . . . . . . . . . . . . . . . . . . -65°C to +150°C Voltage on I/O pins referenced to GND. . . . . . . . . . . GND -0.5V to VDD +0.5V Power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.5 Watts Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Electrical Characteristics at 5.0V PARAMETER Input Low Voltage Input High Voltage Input Low Current Input High Current Output Low Voltage Output High Voltage, Note 1 Output Low Current, Note 1 Output High Current, Note 1 Supply Current Output Frequency Change over Supply and Temperature Stand by Supply Current Pull-up Resistor, Note 1 Output Rise Time 0.8 to 2.0V, Note 1 Output Fall Time 2.0 to 0.8V, Note 1 Rise Time 20% to 80% VDD, Note 1 Fall Time 80% to 20% VDD, Note 1 Duty Cycle, Note 1 Jitter, One Sigma, Note 1 Jitter, Absolute, Notes 1, 3 Input Frequency, Note 1 Output Frequency, Note 1 Power-up Time, Note 1 SYMBOL VIL VIH IIL IIH VOL VOH IOL IOH IDD Fd IDDSTDBY Rpu VIN=0V VIN=VDD Operating VDD = +4.5V to +5.5V; TA =0°C to 70°C unless otherwise stated DC Characteristics TEST CONDITIONS MIN 2.0 2.0 2.4 22.0 AC Characteristics Tr Tf Tr Tf Dt Tjis Tjab Fi Fo Tpu Clock1 15pF load 15pF load 15pF load 15pF load 1.


AV9107C-11CS14 AV9107C-13 AV9107C-13CS08


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site.
(Privacy Policy & Contact)