2.5-V Phase-lock Loop Clock Driver
HD74CDCV857
2.5-V Phase-lock Loop Clock Driver
Description
REJ03D0135–0700Z (Previous ADE-205-335E (Z))
Preliminary Re...
Description
HD74CDCV857
2.5-V Phase-lock Loop Clock Driver
Description
REJ03D0135–0700Z (Previous ADE-205-335E (Z))
Preliminary Rev.7.00
Oct.09.2003
The HD74CDCV857 is a high-performance, low-skew, low-jitter, phase locked loop clock driver. It is specifically designed for use with DDR (Double Data Rate) synchronous DRAMs.
Features
DDR266 / PC2100-Compliant Supports 60 MHz to 170 MHz operation range Distributes one differential clock input pair to ten differential clock outputs pairs Supports spread spectrum clock requirements meeting the PC100 SDRAM registered DIMM
specification External feedback pins (FBIN, FBIN) are used to synchronize the outputs to the clock input Supports 2.5V analog supply voltage (AVCC), and 2.5 V VDDQ No external RC network required Sleep mode detection 48pin TSSOP (Thin Shrink Small Outline Package)
Function Table
Inputs
: Outputs
AVCC PWRDWN CLK CLK : Y
Y
GND H
LH
:L
H
GND H
HL
:H
L
XL
LH
:Z
Z
XL
HL
:Z
Z
2....
Similar Datasheet