DatasheetsPDF.com

HD74HC108

Renesas

Dual J-K Flip-Flops

HD74HC108 Dual J-K Flip-Flops (with Preset, Common Clear and Common Clock) REJ03D0560-0200 (Previous ADE-205-433) Rev.2...


Renesas

HD74HC108

File Download Download HD74HC108 Datasheet


Description
HD74HC108 Dual J-K Flip-Flops (with Preset, Common Clear and Common Clock) REJ03D0560-0200 (Previous ADE-205-433) Rev.2.00 Oct 11, 2005 Description This flip-flop is edge sensitive to the clock input and change state on the negative transition of the clock pulse. Each flip-flop has independent J, K, and preset inputs and Q and Q outputs. Two flip-flops are controlled by a common clear and a common clock. Preset and clear are independent of the clock and accomplished by a low logic level on the corresponding input. Features High Speed Operation: tpd (Clock to Q) = 20 ns typ (CL = 50 pF) High Output Current: Fanout of 10 LSTTL Loads Wide Operating Voltage: VCC = 2 to 6 V Low Input Current: 1 µA max Low Quiescent Supply Current: ICC (static) = 2 µA max (Ta = 25°C) Ordering Information Part Name Package Type Package Code (Previous Code) Package Abbreviation HD74HC108RPEL SOP-14 pin (JEDEC) PRSP0014DE-A (FP-14DNV) RP Taping Abbreviation (Quantity) EL (...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)