9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1354C CY7C1356C
9-Mbit (256K × 36/512K × 18) Pipelined SRAM with NoBL™ Architecture
9-Mbit (256K × 36/512K × 18) Pi...
Description
CY7C1354C CY7C1356C
9-Mbit (256K × 36/512K × 18) Pipelined SRAM with NoBL™ Architecture
9-Mbit (256K × 36/512K × 18) Pipelined SRAM with NoBL™ Architecture
Features
■ Pin-compatible and functionally equivalent to ZBT ■ Supports 250 MHz bus operations with zero wait states
❐ Available speed grades are 250, 200, and 166 MHz ■ Internally self-timed output buffer control to eliminate the need
to use asynchronous OE ■ Fully registered (inputs and outputs) for pipelined operation ■ Byte write capability ■ Single 3.3 V power supply (VDD) ■ 3.3 V or 2.5 V I/O power supply (VDDQ) ■ Fast clock-to-output times
❐ 2.8 ns (for 250 MHz device) ■ Clock enable (CEN) pin to suspend operation ■ Synchronous self-timed writes ■ Available in Pb-free 100-pin TQFP package, Pb-free, and non
Pb-free 119-ball BGA package and 165-ball FBGA package ■ IEEE 1149.1 JTAG-compatible boundary scan ■ Burst capability – linear or interleaved burst order ■ “ZZ” sleep mode opti...
Similar Datasheet