131,072 WORD x 8 BIT SYNCHRONOUS STATIC RAM
with Input Registers and Output Registers
The TC55BS8125J is a 1,048,576 bit synchronous static random access memory fabricated using BiCMOS technology and
organized as 131,072 words by 8 bits. The TC55BS8125J is similar to the TC55BS8128J but has common data I/O lines and
does not have the write-cycle pass-through feature.
Designed for pipelined architectures, this device has internal input and output registers which latch on the positive edge of an
external clock (ClK). All address, data, and control signals are latched. The setup and hold times for the inputs are 2ns and 1ns
respectively. Synchronous SRAMs can lead to faster, more robust system operation by virtually eliminating the timing skew
problems associated with conventional asynchronous SRAMs. For example, write operations are internally self-timed when
initiated - eliminating the need for accurate write pulse generation and timing by the memory controller or microprocessor. For
read cycles, data is available one clock cycle after the address is latched. All inputs and outputs are TIL compatible.
The TC55BS8125J is available in a 36-pin, 400mil SOJ package suitable for high density assembly.
• Fast cycle time
- TC55BS8125J-10 10ns (max.)
- TC55BS8125J-12 12ns (max.)
• Fast clock access time
- TC55BS8125J-10 5ns (max.)
- TC55BS8125J-12 6ns (max.)
• Input and output registers for synchronous operation
• Single power supply: 5V±10%
• Common data I/O
• Package: JEDEC standard pinout
- 36-pin, 400mil SOJ: SOJ36-P-400
1/01 - 1/08
Data Input and Output
Chip Enable Input
Write Enable Input
Output Enable Input
Pin Connection (Top View)
TOSHIBA AMERICA ELECTRONIC COMPONENTS, INC.