DatasheetsPDF.com

CD4517BMS

Intersil Corporation

CMOS Dual 64-Stage Static Shift Register

CD4517BMS December 1992 CMOS Dual 64-Stage Static Shift Register Description CD4517BMS dual 64-stage static shift regis...


Intersil Corporation

CD4517BMS

File Download Download CD4517BMS Datasheet


Description
CD4517BMS December 1992 CMOS Dual 64-Stage Static Shift Register Description CD4517BMS dual 64-stage static shift register consists of two independent registers each having a clock, data, and write enable input and outputs accessible at taps following the 16th, 32rd, 48th, and 64th stages. These taps also serve as input points allowing data to be inputted at the 17th, 33rd, and 49th stages when the write enable input is a logic 1 and the clock goes through a low-to-high transition. The truth table indicates how the clock and write enable inputs control the opeation of the CD4517BMS. Inputs at the intermediate taps allow entry of 64 bits into the register with 16 clock pulses. The 3-state outputs permit connection of this device to an external bus. The CD4517BMS is supplied in these 16 lead outline packages: Braze Seal DIP Frit Seal DIP Ceramic Flatpack H4X H1F H6P Features High-Voltage Types (20-Volt Rating) Low Quiescent Current - 10nA/pkg (Typ.) at VDD = 5V Clock Frequency 12MHz (Typ.) at VDD = 10V Schmitt Trigger Clock Inputs Allow Operation with Very Slow Clock Rise and Fall Times Capable of Driving Two Low-power TTL Loads, One Low-power Schottky TTL Load, or Two HTL Loads 3-State Outputs 100% Tested for Quiescent Current at 20V Standardized, Symmetrical Output Characteristics 5V, 10V, and 15V Parametric Ratings Meets all Requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ‘B’ Series CMOS Devices" Application...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)