Differential-to-3.3V LVPECL Zero Delay Clock Generator
1:5, Differential-to-3.3V LVPECL Zero Delay Clock Generator
8735-31
Data Sheet
General Description
The 8735-31 is a hi...
Description
1:5, Differential-to-3.3V LVPECL Zero Delay Clock Generator
8735-31
Data Sheet
General Description
The 8735-31 is a highly versatile 1:5 Differential -to-3.3V LVPECL Clock Generator. The 8735-31 has a fully integrated PLL and can be configured as zero delay buffer, multiplier or divider, and has an output frequency range of 15.625MHz to 350MHz. The reference divider, feedback divider and output divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve “zero delay” between the input clock and the output clocks. The PLL_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers.
Features
Five differential 3.3V LVPECL output pairs Selectable differential clock inputs CLKx/nCLKx pairs can accept the following differential
input level...
Similar Datasheet