LVPECL Clock Divider and Fanout Buffer
2.5V, 3.3V Differential LVPECL Clock IDT8T73S208I Divider and Fanout Buffer
DATA SHEET
General Description
The IDT8T73...
Description
2.5V, 3.3V Differential LVPECL Clock IDT8T73S208I Divider and Fanout Buffer
DATA SHEET
General Description
The IDT8T73S208I is a high-performance differential LVPECL clock divider and fanout buffer. The device is designed for the frequency division and signal fanout of high-frequency, low phase-noise clocks. The IDT8T73S208I is characterized to operate from a 2.5V and 3.3V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the IDT8T73S208I ideal for those clock distribution applications demanding well-defined performance and repeatability. The integrated input termination resistors make interfacing to the reference source easy and reduce passive component count. Each output can be individually enabled or disabled in the high-impedance state controlled by a I2C register. On power-up, all outputs are enabled.
Features
One differential input reference clock Differential pair can accept the following differential input
levels: LVDS, LVPECL, CML
...
Similar Datasheet