Commercial/ Industrial Low Skew PLL 1 to 8 CMOS Clock Driver
CGS701AV Commercial Low Skew PLL 1 to 8 CMOS Clock Driver CGS701ATV Industrial Low Skew PLL 1 to 8 CMOS Clock Driver
De...
Description
CGS701AV Commercial Low Skew PLL 1 to 8 CMOS Clock Driver CGS701ATV Industrial Low Skew PLL 1 to 8 CMOS Clock Driver
December 1995
CGS701AV Commercial Low Skew PLL 1 to 8 CMOS Clock Driver CGS701ATV Industrial Low Skew PLL 1 to 8 CMOS Clock Driver
General Description
CGS701A is an off the shelf clock driver specifically designed for today’s high speed designs It provides low skew outputs which are produced at different frequencies from three fixed input references The XTALIN input pin is designed to be driven from a 25 MHz–40 MHz crystal oscillator The PLL using a charge pump and an internal loop filter multiplies this input frequency to create a maximum output frequency of four times the input The device includes a TRI-STATE control pin to disable the outputs This feature allows for low frequency functional testing and debugging Also included is an EXTSEL pin to allow testing the chip via an external source The EXTSEL pin once set to high causes the External-Clock MUX to change its input from the output of the VCO and Counter to the external clock signal provided via SKWTST input pin (continued)
Features
Y
Y Y Y Y Y
Y Y Y Y Y Y Y Y Y
Guaranteed 400 ps pin-to-pin skew (tOSHL and tOSLH) on 1X outputs Pentium and PowerPCTM compatible g 300 ps propagation delay Output buffer of eight drivers for large fanout 25 MHz – 160 MHz output frequency range Outputs operating at 4X 2X 1X of the reference frequency for multifrequency bus applications Selectable output frequency Intern...
Similar Datasheet