DatasheetsPDF.com
IS61DDP2B451236A
18Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
Description
IS61DDP2B41M18A/A1/A2 IS61DDP2B451236A/A1/A2 1Mx18, 512Kx36 18Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM (2.0 Cycle Read Latency) ADVANCED INFORMATION JULY 2012 FEATURES DESCRIPTION 512Kx36 and 1Mx18 configuration available. On-chip Delay-Locked Loop (DLL) for wide data valid window. Common I/O read and write ports. Synchronous pipeline read with s...
Integrated Silicon Solution
Download IS61DDP2B451236A Datasheet
Similar Datasheet
IS61DDP2B451236A
18Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
- Integrated Silicon Solution
IS61DDP2B451236A1
18Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
- Integrated Silicon Solution
IS61DDP2B451236A2
18Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM
- Integrated Silicon Solution
IS61DDP2B451236C
18Mb DDR-IIP CIO SYNCHRONOUS SRAM
- ISSI
IS61DDP2B451236C1
18Mb DDR-IIP CIO SYNCHRONOUS SRAM
- ISSI
IS61DDP2B451236C2
18Mb DDR-IIP CIO SYNCHRONOUS SRAM
- ISSI
@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (
Privacy Policy & Contact
)