w
w
a D . w
S a t
e e h
U 4 t
m o .c
STP36N05L STP36N05LFI
N - CHANNEL ENHANCEMENT MODE POWER MOS TRANSISTOR
R DS(...
w
w
a D . w
S a t
e e h
U 4 t
m o .c
STP36N05L STP36N05LFI
N - CHANNEL ENHANCEMENT MODE POWER MOS TRANSISTOR
R DS(on) < 0.04 Ω < 0.04 Ω ID 36 A 21 A
TYPE
VDSS 50 V 50 V
STP36N05L STP36N05LFI
s s s s s s s s s
TYPICAL RDS(on) = 0.033 Ω AVALANCHE RUGGED TECHNOLOGY 100% AVALANCHE TESTED REPETITIVE AVALANCHE DATA AT 100oC LOW GATE CHARGE HIGH CURRENT CAPABILITY LOGIC LEVEL COMPATIBLE INPUT 175oC OPERATING TEMPERATURE APPLICATION ORIENTED CHARACTERIZATION
3
TO-220
APPLICATIONS s HIGH CURRENT, HIGH SPEED SWITCHING s SOLENOID AND RELAY DRIVERS s REGULATORS s DC-DC & DC-AC CONVERTERS s MOTOR CONTROL, AUDIO
AMPLIFIERS s AUTOMOTIVE ENVIRONMENT (INJECTION, ABS, AIR-BAG, LAMPDRIVERS, Etc.)
ABSOLUTE MAXIMUM RATINGS
Symbol
V DS V DGR V GS ID ID I DM ( ) P tot V ISO T stg Tj
Drain-source
Voltage (V GS = 0) Drain- gate
Voltage (R GS = 20 k Ω ) Gate-source
Voltage Drain Current (continuous) at T c = 25 C Drain Current (continuous) at T c = 100 o C Drain Current (pulsed) Total Dissipation at T c = 25 o C Derating Factor Insulation Withstand
Voltage (DC) Storage Temperature Max. Operating Junction Temperature
o
w
w
w
Parameter
t a .D
S a
e h
INTERNAL SCHEMATIC DIAGRAM
U 4 t e
1
2
.c
m o
1
3 2
ISOWATT220
Value STP36N05L 50 50 ± 15 36 25 144 120 0.8 -65 to 175 175 21 14 144 40 0.27 2000 STP36N05LFI
Unit
V V V A A A
() Pulse width limited by safe operating area
November 1996
w
w
w
.D
a t a
Sh
ee
U 4 t
W/o C V
o o
W
m o .c
C C
1/10
STP36N05L/FI
...