DatasheetsPDF.com

PLL130-09 Datasheet

Part Number PLL130-09
Manufacturers PhaseLink Corporation
Logo PhaseLink Corporation
Description High Speed Translator Buffer to LVDS
Datasheet PLL130-09 DatasheetPLL130-09 Datasheet (PDF)

PLL130-09 High Speed Translator Buffer to LVDS FEATURES • • • • • Differential LVDS output Single AC coupled input (min. 100mV swing). Input range from DC to 1.0 GHz. 2.5V to 3.3V operation. Available in 8-Pin SOIC or 3x3mm QFN. PIN CONFIGURATION (TOP VIEW) GND REF_IN 1 2 3 4 VDD 8 7 6 5 GND VDD GND LVDS_BAR VDD PLL130-09 www.DataSheet4U.com DESCRIPTION The PLL130-09 is a low cost, high performance, high speed, buffer that reproduces any input frequency from DC to 1.0GHz. It provides a pa.

  PLL130-09   PLL130-09






Part Number PLL130-08
Manufacturers PhaseLink Corporation
Logo PhaseLink Corporation
Description High Speed Translator Buffer to PECL
Datasheet PLL130-09 DatasheetPLL130-08 Datasheet (PDF)

PLL130-08 High Speed Translator Buffer to PECL FEATURES • • • • • Differential PECL output Single AC coupled input (min. 100mV swing). Input range from DC to 1.0 GHz. 2.5V to 3.3V operation. Available in 8-Pin SOIC or 3x3mm QFN. PIN CONFIGURATION (TOP VIEW) GND REF_IN GND PECL 1 2 3 4 8 7 6 5 VDD GND PECL_BAR VDD PLL130-08 www.DataSheet4U.com DESCRIPTION The PLL130-08 is a low cost, high performance, high speed, buffer that reproduces any input frequency from DC to 1.0GHz. It provides a p.

  PLL130-09   PLL130-09







Part Number PLL130-07
Manufacturers PhaseLink Corporation
Logo PhaseLink Corporation
Description High Speed Translator Buffer to CMOS
Datasheet PLL130-09 DatasheetPLL130-07 Datasheet (PDF)

PLL130-07 High Speed Translator Buffer to CMOS (Selectable Drive) FEATURES CMOS output Selectable Drive capability (15pF or 30pF output load). • Single AC coupled input (min. 100mV swing). • Input range from DC to 200 MHz. • 2.5V to 3.3V operation. • Available in 8-Pin SOIC and 3x3mm QFN. www.DataSheet4U.com • • PIN CONFIGURATION (TOP VIEW) GND REF_IN GND VDD 1 2 3 4 8 7 6 5 DRIV_SEL^ VDD GND CLK_OUT PLL130-07 DESCRIPTION The PLL130-07 is a low cost, high performance, high speed, buffer th.

  PLL130-09   PLL130-09







Part Number PLL130-05
Manufacturers PhaseLink Corporation
Logo PhaseLink Corporation
Description High Speed Translator Buffer to PECL
Datasheet PLL130-09 DatasheetPLL130-05 Datasheet (PDF)

PLL130-05 High Speed Translator Buffer to PECL (Enable Low) FEATURES • • • • • Differential PECL output Single AC coupled input (min. 100mV swing). Input range from DC to 1.0 GHz. 2.5V to 3.3V operation. Available in 3x3mm QFN. GND GND www.DataSheet4U.com PIN CONFIGURATION (TOP VIEW) GND 9 VDD 11 VDD 13 14 15 16 12 VDD 10 8 7 6 5 PECL_BAR VDD PECL GND PLL130-05 1 2 3 4 GND OE V DESCRIPTION The PLL130-05 is a low cost, high performance, high speed, buffer that reproduces any input freq.

  PLL130-09   PLL130-09







High Speed Translator Buffer to LVDS

PLL130-09 High Speed Translator Buffer to LVDS FEATURES • • • • • Differential LVDS output Single AC coupled input (min. 100mV swing). Input range from DC to 1.0 GHz. 2.5V to 3.3V operation. Available in 8-Pin SOIC or 3x3mm QFN. PIN CONFIGURATION (TOP VIEW) GND REF_IN 1 2 3 4 VDD 8 7 6 5 GND VDD GND LVDS_BAR VDD PLL130-09 www.DataSheet4U.com DESCRIPTION The PLL130-09 is a low cost, high performance, high speed, buffer that reproduces any input frequency from DC to 1.0GHz. It provides a pair of differential LVDS output. Any input signal with at least 100mV swing can be used as reference signal. This chip is ideal for conversion from sine wave, TTL, CMOS, or PECL to LVDS. GND LVDS VDD 11 GND GND GND OE^ 13 14 15 16 12 VDD 10 9 8 7 6 5 LVDS_BAR VDD LVDS GND PLL130-09 1 2 3 4 REF_IN GND GND Note: ^ denotes internal pull up BLOCK DIAGRAM REF_IN Input LVDS_BAR LVDS Amplifier 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/09/04 Page 1 GND PLL130-09 High Speed Translator Buffer to LVDS PIN DESCRIPTIONS Name GND VDD REF_IN www.DataSheet4U.com 8pin SOIC Pin number 1,3,7 5,8 2 4 7 N/A 3x3mm QFN Pin number 1,2,4,5, 9,13,14,15 7,10,11,12 3 6 8 16 Type P P I O O I Ground. Description LVDS LVDS_BAR OE Power supply. Reference input signal. The frequency of this signal will be reproduced at the output (after translation to LVDS level). LVDS True output. LVDS Complementary output. Output enable (‘.


2008-10-28 : 18NQ11T    W60N10    D1590    15N120A    12C509A    PHX18NQ11T    PHP18NQ11T    PHP18NQ20T    STUSxxx    STUSB02E   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)