DatasheetsPDF.com

NT5DS32M8CS Datasheet

Part Number NT5DS32M8CS
Manufacturers Nanya Techology
Logo Nanya Techology
Description 256Mb SDRAM
Datasheet NT5DS32M8CS DatasheetNT5DS32M8CS Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS NT5DS16M16CG Features CAS Latency and Frequency CAS Latency 2 2.5 3 Maximum Operating Frequency (MHz) DDR400 DDR333 (5T) (6K/6KL) 133 166 166 200 - • • • • • • • • • • • • • • • DDR 256M bit, die C, based on 110nm design rules • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data a.

  NT5DS32M8CS   NT5DS32M8CS






Part Number NT5DS32M8CT
Manufacturers Nanya Techology
Logo Nanya Techology
Description 256Mb SDRAM
Datasheet NT5DS32M8CS DatasheetNT5DS32M8CT Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS NT5DS16M16CG Features CAS Latency and Frequency CAS Latency 2 2.5 3 Maximum Operating Frequency (MHz) DDR400 DDR333 (5T) (6K/6KL) 133 166 166 200 - • • • • • • • • • • • • • • • DDR 256M bit, die C, based on 110nm design rules • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data a.

  NT5DS32M8CS   NT5DS32M8CS







256Mb SDRAM

www.DataSheet4U.com NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS NT5DS16M16CG Features CAS Latency and Frequency CAS Latency 2 2.5 3 Maximum Operating Frequency (MHz) DDR400 DDR333 (5T) (6K/6KL) 133 166 166 200 - • • • • • • • • • • • • • • • DDR 256M bit, die C, based on 110nm design rules • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver • DQS is edge-aligned with data for reads and is centeraligned with data for writes Differential clock inputs (CK and CK) Four internal banks for concurrent operation Data mask (DM) for write data DLL aligns DQ and DQS transitions with CK transitions Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS Burst lengths: 2, 4, or 8 CAS Latency: 2/2.5(DDR333) , 2.5/3(DDR400) Auto Precharge option for each burst access Auto Refresh and Self Refresh Modes 7.8ms Maximum Average Periodic Refresh Interval 2.5V (SSTL_2 compatible) I/O VDD = VDDQ = 2.5V ± 0.2V (DDR333) VDD = VDDQ = 2.6V ± 0.1V (DDR400) Available in Halogen and Lead Free packaging Description NT5DS64M4CT, NT5DS32M8CT, NT5DS16M16CT, NT5DS64M4CS, NT5DS32M8CS, NT5DS16M16CS, and NT5DS16M16CG are die C of 256Mb SDRAM devices based using DDR interface. They are all based on Nanya’s 110 nm design process. Read or Write command are used to select the bank and the starting column loc.


2006-09-24 : MLW-302x    MLW-301x    MLW3022    C3927    MLW302x    MLW301x    DV-704A    ST7MC1    ST7MC2    MLW-3022   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)