DatasheetsPDF.com

NT5DS16M16BF Datasheet

Part Number NT5DS16M16BF
Manufacturers Nanya Techology
Logo Nanya Techology
Description (NT5DSxxMxBx) 256Mb DDR SDRAM
Datasheet NT5DS16M16BF DatasheetNT5DS16M16BF Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4BT NT5DS32M8BT NT5DS16M16BT NT5DS64M4BF NT5DS32M8BF NT5DS16M16BF NT5DS64M4BS NT5DS32M8BS NT5DS16M16BS NT5DS64M4BG NT5DS32M8BG NT5DS16M16BG 256Mb DDR SDRAM Features CAS Latency and Frequency CAS Latency 3 2.5 Maximum Operating Frequency (MHz) DDR400B (-5T) 200 166 • • • • • • • • • • • • • • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at t.

  NT5DS16M16BF   NT5DS16M16BF






Part Number NT5DS16M16BW
Manufacturers Nanya Techology
Logo Nanya Techology
Description (NT5DSxxMxBx) 256Mb DDR SDRAM
Datasheet NT5DS16M16BF DatasheetNT5DS16M16BW Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4BT NT5DS64M4BW NT5DS32M8BT NT5DS32M8BW NT5DS16M16BT NT5DS16M16BW 256Mb DDR SDRAM Features CAS Latency and Frequency Maximum Operating Frequency (MHz)* DDR333 DDR266B (-6K) * (-75B) 2 133 100 2.5 166 133 * -6K also meets DDR266A Spec (MHz-CL-tRCD-tRP = 133-2-3-3) CAS Latency • • • • • • • • • • • • • • • • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturi.

  NT5DS16M16BF   NT5DS16M16BF







Part Number NT5DS16M16BT
Manufacturers Nanya Techology
Logo Nanya Techology
Description (NT5DSxxMxBx) 256Mb DDR SDRAM
Datasheet NT5DS16M16BF DatasheetNT5DS16M16BT Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4BT NT5DS32M8BT NT5DS16M16BT NT5DS64M4BF NT5DS32M8BF NT5DS16M16BF NT5DS64M4BS NT5DS32M8BS NT5DS16M16BS NT5DS64M4BG NT5DS32M8BG NT5DS16M16BG 256Mb DDR SDRAM Features CAS Latency and Frequency CAS Latency 3 2.5 Maximum Operating Frequency (MHz) DDR400B (-5T) 200 166 • • • • • • • • • • • • • • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at t.

  NT5DS16M16BF   NT5DS16M16BF







Part Number NT5DS16M16BS
Manufacturers Nanya Techology
Logo Nanya Techology
Description (NT5DSxxMxBx) 256Mb DDR SDRAM
Datasheet NT5DS16M16BF DatasheetNT5DS16M16BS Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4BT NT5DS32M8BT NT5DS16M16BT NT5DS64M4BF NT5DS32M8BF NT5DS16M16BF NT5DS64M4BS NT5DS32M8BS NT5DS16M16BS NT5DS64M4BG NT5DS32M8BG NT5DS16M16BG 256Mb DDR SDRAM Features CAS Latency and Frequency CAS Latency 3 2.5 Maximum Operating Frequency (MHz) DDR400B (-5T) 200 166 • • • • • • • • • • • • • • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at t.

  NT5DS16M16BF   NT5DS16M16BF







Part Number NT5DS16M16BG
Manufacturers Nanya Techology
Logo Nanya Techology
Description (NT5DSxxMxBx) 256Mb DDR SDRAM
Datasheet NT5DS16M16BF DatasheetNT5DS16M16BG Datasheet (PDF)

www.DataSheet4U.com NT5DS64M4BT NT5DS32M8BT NT5DS16M16BT NT5DS64M4BF NT5DS32M8BF NT5DS16M16BF NT5DS64M4BS NT5DS32M8BS NT5DS16M16BS NT5DS64M4BG NT5DS32M8BG NT5DS16M16BG 256Mb DDR SDRAM Features CAS Latency and Frequency CAS Latency 3 2.5 Maximum Operating Frequency (MHz) DDR400B (-5T) 200 166 • • • • • • • • • • • • • • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at t.

  NT5DS16M16BF   NT5DS16M16BF







(NT5DSxxMxBx) 256Mb DDR SDRAM

www.DataSheet4U.com NT5DS64M4BT NT5DS32M8BT NT5DS16M16BT NT5DS64M4BF NT5DS32M8BF NT5DS16M16BF NT5DS64M4BS NT5DS32M8BS NT5DS16M16BS NT5DS64M4BG NT5DS32M8BG NT5DS16M16BG 256Mb DDR SDRAM Features CAS Latency and Frequency CAS Latency 3 2.5 Maximum Operating Frequency (MHz) DDR400B (-5T) 200 166 • • • • • • • • • • • • • • Double data rate architecture: two data transfers per clock cycle • Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver • DQS is edge-aligned with data for reads and is centeraligned with data for writes • Differential clock inputs (CK and CK) Four internal banks for concurrent operation Data mask (DM) for write data DLL aligns DQ and DQS transitions with CK transitions Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS Burst lengths: 2, 4, or 8 CAS Latency: 2.5, 3 Auto Precharge option for each burst access Auto Refresh and Self Refresh Modes 7.8µs Maximum Average Periodic Refresh Interval SSTL_2 compatible I/O interface VDDQ = 2.6V ± 0.1V VDD = 2.6V ± 0.1V Lead-free and Halogen-free product available Description The 256Mb DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. It is internally configured as a quad-bank DRAM. tion may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard SDRAMs, the pipelined, multibank architecThe 256Mb DDR SDRAM use.


2006-09-24 : MLW-302x    MLW-301x    MLW3022    C3927    MLW302x    MLW301x    DV-704A    ST7MC1    ST7MC2    MLW-3022   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)