DatasheetsPDF.com

MSC8144

Freescale Semiconductor

Quad Core Digital Signal Processor

Freescale Semiconductor Data Sheet: Product Preview Document Number: MSC8144 Rev. 1, 5/2007 MSC8144 FC-PBGA–783 29 mm ...


Freescale Semiconductor

MSC8144

File Download Download MSC8144 Datasheet


Description
Freescale Semiconductor Data Sheet: Product Preview Document Number: MSC8144 Rev. 1, 5/2007 MSC8144 FC-PBGA–783 29 mm × 29 mm Quad Core Digital Signal Processor Four StarCore™ SC3400 DSP subsystems, each with an SC3400 DSP core, 16 Kbyte L1 instruction cache, 32 Kbyte L1 data cache, memory management unit (MMU), extended programmable interrupt controller (EPIC), two general-purpose 32-bit timers, debug and profiling support, and low-power Wait and Stop processing modes. Chip-level arbitration and system (CLASS) that provides full fabric non-blocking arbitration between the processing elements and other initiators and the M2 memory, DDR SRAM controller, device configuration control and status registers, and other targets. 128 Kbyte L2 shared instruction cache. 512 Kbyte M2 memory for critical data and temporary data buffering. 10 Mbyte 128-b8t wide M3 memory. 96 Kbyte boot ROM. www.DataSheet4U.com Three input clocks (shared, global, and differential). Four PLLs (system, core, global, and serial RapidIO). DDR controller with up to a 200 MHz clock (400 MHz data rate), 16/32 bit data bus, supporting up to 1 Gbyte in up to two banks and support for DDR1 and DDR2. DMA controller with 16 bidirectional channels with up to 1024 buffer descriptors, and programmable priority, buffer, and multiplexing configuration. Up to eight independent TDM modules with programmable word size (2, 4, 8, or 16-bit), hardware-base A-law/μ-law conversion, up to 128 Mbps data rate ...




Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)