CMOS Gate Array
Core Logic
,,'[
$0,+* PLFURQ &026 *DWH $UUD\
Description IIDx is a family of non-inverting clock drivers with a ...
Description
Core Logic
,,'[
$0,+* PLFURQ &026 *DWH $UUD\
Description IIDx is a family of non-inverting clock drivers with a single output.
Logic Symbol
Truth Table
IIDx AQ
AQ
AQ LL HH
HDL Syntax Verilog .................... IIDx inst_name (Q, A); VHDL...................... inst_name: IIDx port map (Q, A);
Pin Loading Pin Name A
IID1 1.0
Equivalent Loads IID2 IID3 IID4 1.0 2.1 2.1
Size And Power Characteristics
Power Characteristicsa
Cell Equivalent Gates
Static IDD (TJ = 85°C) (nA)
EQLpd (Eq-load)
IID1 1.0 IID2 2.0
TBD TBD
2.3 3.8
IID3 3.0
TBD
5.5
IID4 3.0 IID6 4.0
TBD TBD
7.6 11.0
a. See page 2-15 for power equation.
IID6 2.1
3-124
®
®
Propagation Delays (ns)
Conditions: TJ = 25°C, VDD = 5.0V, Typical Process
Number of Equivalent Loads
IID1 From: A To: Q
tPLH tPHL
Number of Equivalent Loads
1
0.21 0.21
1
4
0.31 0.32
8
IID2 From: A To: Q
tPLH tPHL
0.15 0.23
0.27 0.35
Number of Equivalent Loads
1
11
IID3 From: A To: Q
tPLH tPHL
0.15 0.18
0.2...
Similar Datasheet