DatasheetsPDF.com

IDT74LVCH16501A Datasheet

Part Number IDT74LVCH16501A
Manufacturers Integrated Device Technology
Logo Integrated Device Technology
Description 3.3V CMOS 18-BIT REGISTERED BUS TRANSCEIVER
Datasheet IDT74LVCH16501A DatasheetIDT74LVCH16501A Datasheet (PDF)

IDT74LVCH16501A 3.3V CMOS 18-BIT REGISTERED TRANSCEIVER WITH 5 VOLT I/O INDUSTRIAL TEMPERATURE RANGE 3.3V CMOS 18-BIT IDT74LVCH16501A REGISTERED BUS TRANSCEIVER WITH 5V TOLERANT I/O AND BUS-HOLD • Typical tSK(o) (Output Skew) < 250ps • ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) • VCC = 3.3V ± 0.3V, Normal Range • VCC = 2.7V to 3.6V, Extended Range • CMOS power levels (0.4µ W typ. static) www.DataSheet4U.com • All inputs, outputs, and I/O are 5V tole.

  IDT74LVCH16501A   IDT74LVCH16501A






3.3V CMOS 18-BIT REGISTERED BUS TRANSCEIVER

IDT74LVCH16501A 3.3V CMOS 18-BIT REGISTERED TRANSCEIVER WITH 5 VOLT I/O INDUSTRIAL TEMPERATURE RANGE 3.3V CMOS 18-BIT IDT74LVCH16501A REGISTERED BUS TRANSCEIVER WITH 5V TOLERANT I/O AND BUS-HOLD • Typical tSK(o) (Output Skew) < 250ps • ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) • VCC = 3.3V ± 0.3V, Normal Range • VCC = 2.7V to 3.6V, Extended Range • CMOS power levels (0.4µ W typ. static) www.DataSheet4U.com • All inputs, outputs, and I/O are 5V tolerant • Supports hot insertion • Available in SSOP and TSSOP packages FEATURES: DESCRIPTION: DRIVE FEATURES: APPLICATIONS: • High Output Drivers: ±24mA • Reduced system switching noise • 5V and 3.3V mixed voltage systems • Data communication and telecommunication systems This 18-bit registered transceiver is built using advanced dual metal CMOS technology. This high-speed, low power 18-bit registered bus transceiver combines D-type latches and D-type flip-flops to allow data flow in transparent latched and clocked modes. Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch enable (LEAB and LEBA) and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A bus data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. OEAB performs the output enable function on the B port. .


2008-09-19 : 74LVCC3245A    K1274    C815    C3209    HT-2014L    AHD    S3F443FX    S3F49DAX    S3F49FAX    IDT74LVC08A   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)