16Meg x 8/ 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
IS42S81600A, IS42S16800A, IS42S32400A,
16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
FEATURES
• Clock freque...
Description
IS42S81600A, IS42S16800A, IS42S32400A,
16Meg x 8, 8Meg x16 & 4Meg x 32 128-MBIT SYNCHRONOUS DRAM
FEATURES
Clock frequency: 166,143,100 MHz Fully synchronous; all signals referenced to a positive clock edge Internal bank for hiding row access/precharge Power supply IS42S81600A IS42S16800A IS42S32400A LVTTL interface Programmable burst length – (1, 2, 4, 8, full page) Programmable burst sequence: Sequential/Interleave Auto Refresh (CBR) Self Refresh with programmable refresh periods 4096 refresh cycles every 64 ms Random column address every clock cycle Programmable CAS latency (2, 3 clocks) Burst read/write and burst read/single write operations capability Burst termination by burst stop and precharge command Industrial Temperature Availability Lead-free Availability VDD 3.3V 3.3V 3.3V VDDQ 3.3V 3.3V 3.3V
IS42S81600A 4M x8x4 Banks 54-pin TSOPII
ISSI
®
PRELIMINARY INFORMATION JANUARY 2005
OVERVIEW ISSI's 128Mb Synchronous DRAM achieves high-speed
data transfer using pipeline architecture. All inputs and outputs signals refer to the rising edge of the clock input.The 128Mb SDRAM is organized as follows.
IS42S16800A 2M x16x4 Banks 54-pin TSOPII
IS42S32400A 1M x32x4 Banks 86-pin TSOPII
KEY TIMING PARAMETERS
Parameter Clk Cycle Time CAS Latency = 3 CAS Latency = 2 Clk Frequency CAS Latency = 3 CAS Latency = 2 Access Time from Clock CAS Latency = 3 CAS Latency = 2 -6 6 166 5.4 -7 7 10 143 100 5.4 6 -10 10 10 100 100 7 9 Unit ns ns Mhz Mhz ns ns...
Similar Datasheet